aboutsummaryrefslogtreecommitdiff
path: root/amforth-6.5/avr8/devices/at90usb647
diff options
context:
space:
mode:
Diffstat (limited to 'amforth-6.5/avr8/devices/at90usb647')
-rw-r--r--amforth-6.5/avr8/devices/at90usb647/at90usb647.frt587
-rw-r--r--amforth-6.5/avr8/devices/at90usb647/device.asm140
-rw-r--r--amforth-6.5/avr8/devices/at90usb647/device.inc1914
-rw-r--r--amforth-6.5/avr8/devices/at90usb647/device.py625
-rw-r--r--amforth-6.5/avr8/devices/at90usb647/words/no-jtag.asm14
-rw-r--r--amforth-6.5/avr8/devices/at90usb647/words/no-wdt.asm34
-rw-r--r--amforth-6.5/avr8/devices/at90usb647/words/sleep.asm19
7 files changed, 0 insertions, 3333 deletions
diff --git a/amforth-6.5/avr8/devices/at90usb647/at90usb647.frt b/amforth-6.5/avr8/devices/at90usb647/at90usb647.frt
deleted file mode 100644
index 4c7bc8e..0000000
--- a/amforth-6.5/avr8/devices/at90usb647/at90usb647.frt
+++ /dev/null
@@ -1,587 +0,0 @@
-\ Partname: AT90USB647
-\ generated automatically
-
-\ WATCHDOG
-&96 constant WDTCSR \ Watchdog Timer Control Register
- $80 constant WDTCSR_WDIF \ Watchdog Timeout Interrupt Flag
- $40 constant WDTCSR_WDIE \ Watchdog Timeout Interrupt Enable
- $27 constant WDTCSR_WDP \ Watchdog Timer Prescaler Bits
- $10 constant WDTCSR_WDCE \ Watchdog Change Enable
- $08 constant WDTCSR_WDE \ Watch Dog Enable
-\ PORTA
-&34 constant PORTA \ Port A Data Register
-&33 constant DDRA \ Port A Data Direction Register
-&32 constant PINA \ Port A Input Pins
-\ PORTB
-&37 constant PORTB \ Port B Data Register
-&36 constant DDRB \ Port B Data Direction Register
-&35 constant PINB \ Port B Input Pins
-\ PORTC
-&40 constant PORTC \ Port C Data Register
-&39 constant DDRC \ Port C Data Direction Register
-&38 constant PINC \ Port C Input Pins
-\ PORTD
-&43 constant PORTD \ Port D Data Register
-&42 constant DDRD \ Port D Data Direction Register
-&41 constant PIND \ Port D Input Pins
-\ PORTE
-&46 constant PORTE \ Data Register, Port E
-&45 constant DDRE \ Data Direction Register, Port E
-&44 constant PINE \ Input Pins, Port E
-\ PORTF
-&49 constant PORTF \ Data Register, Port F
-&48 constant DDRF \ Data Direction Register, Port F
-&47 constant PINF \ Input Pins, Port F
-\ CPU
-&95 constant SREG \ Status Register
- $80 constant SREG_I \ Global Interrupt Enable
- $40 constant SREG_T \ Bit Copy Storage
- $20 constant SREG_H \ Half Carry Flag
- $10 constant SREG_S \ Sign Bit
- $08 constant SREG_V \ Two's Complement Overflow Flag
- $04 constant SREG_N \ Negative Flag
- $02 constant SREG_Z \ Zero Flag
- $01 constant SREG_C \ Carry Flag
-&93 constant SP \ Stack Pointer
-&85 constant MCUCR \ MCU Control Register
- $80 constant MCUCR_JTD \ JTAG Interface Disable
- $10 constant MCUCR_PUD \ Pull-up disable
- $02 constant MCUCR_IVSEL \ Interrupt Vector Select
- $01 constant MCUCR_IVCE \ Interrupt Vector Change Enable
-&84 constant MCUSR \ MCU Status Register
- $10 constant MCUSR_JTRF \ JTAG Reset Flag
- $08 constant MCUSR_WDRF \ Watchdog Reset Flag
- $04 constant MCUSR_BORF \ Brown-out Reset Flag
- $02 constant MCUSR_EXTRF \ External Reset Flag
- $01 constant MCUSR_PORF \ Power-on reset flag
-&116 constant XMCRA \ External Memory Control Register A
- $80 constant XMCRA_SRE \ External SRAM Enable
- $70 constant XMCRA_SRL \ Wait state page limit
- $0C constant XMCRA_SRW1 \ Wait state select bit upper page
- $03 constant XMCRA_SRW0 \ Wait state select bit lower page
-&117 constant XMCRB \ External Memory Control Register B
- $80 constant XMCRB_XMBK \ External Memory Bus Keeper Enable
- $07 constant XMCRB_XMM \ External Memory High Mask
-&102 constant OSCCAL \ Oscillator Calibration Value
-&97 constant CLKPR \
- $80 constant CLKPR_CLKPCE \
- $0F constant CLKPR_CLKPS \
-&83 constant SMCR \ Sleep Mode Control Register
- $0E constant SMCR_SM \ Sleep Mode Select bits
- $01 constant SMCR_SE \ Sleep Enable
-&92 constant EIND \ Extended Indirect Register
-&91 constant RAMPZ \ RAM Page Z Select Register
-&75 constant GPIOR2 \ General Purpose IO Register 2
- $FF constant GPIOR2_GPIOR \ General Purpose IO Register 2 bis
-&74 constant GPIOR1 \ General Purpose IO Register 1
- $FF constant GPIOR1_GPIOR \ General Purpose IO Register 1 bis
-&62 constant GPIOR0 \ General Purpose IO Register 0
- $80 constant GPIOR0_GPIOR07 \ General Purpose IO Register 0 bit 7
- $40 constant GPIOR0_GPIOR06 \ General Purpose IO Register 0 bit 6
- $20 constant GPIOR0_GPIOR05 \ General Purpose IO Register 0 bit 5
- $10 constant GPIOR0_GPIOR04 \ General Purpose IO Register 0 bit 4
- $08 constant GPIOR0_GPIOR03 \ General Purpose IO Register 0 bit 3
- $04 constant GPIOR0_GPIOR02 \ General Purpose IO Register 0 bit 2
- $02 constant GPIOR0_GPIOR01 \ General Purpose IO Register 0 bit 1
- $01 constant GPIOR0_GPIOR00 \ General Purpose IO Register 0 bit 0
-&101 constant PRR1 \ Power Reduction Register1
- $80 constant PRR1_PRUSB \ Power Reduction USB
- $08 constant PRR1_PRTIM3 \ Power Reduction Timer/Counter3
- $01 constant PRR1_PRUSART1 \ Power Reduction USART1
-&100 constant PRR0 \ Power Reduction Register0
- $80 constant PRR0_PRTWI \ Power Reduction TWI
- $40 constant PRR0_PRTIM2 \ Power Reduction Timer/Counter2
- $20 constant PRR0_PRTIM0 \ Power Reduction Timer/Counter0
- $08 constant PRR0_PRTIM1 \ Power Reduction Timer/Counter1
- $04 constant PRR0_PRSPI \ Power Reduction Serial Peripheral Interface
- $01 constant PRR0_PRADC \ Power Reduction ADC
-\ TWI
-&189 constant TWAMR \ TWI (Slave) Address Mask Register
- $FE constant TWAMR_TWAM \
-&184 constant TWBR \ TWI Bit Rate register
-&188 constant TWCR \ TWI Control Register
- $80 constant TWCR_TWINT \ TWI Interrupt Flag
- $40 constant TWCR_TWEA \ TWI Enable Acknowledge Bit
- $20 constant TWCR_TWSTA \ TWI Start Condition Bit
- $10 constant TWCR_TWSTO \ TWI Stop Condition Bit
- $08 constant TWCR_TWWC \ TWI Write Collition Flag
- $04 constant TWCR_TWEN \ TWI Enable Bit
- $01 constant TWCR_TWIE \ TWI Interrupt Enable
-&185 constant TWSR \ TWI Status Register
- $F8 constant TWSR_TWS \ TWI Status
- $03 constant TWSR_TWPS \ TWI Prescaler
-&187 constant TWDR \ TWI Data register
-&186 constant TWAR \ TWI (Slave) Address register
- $FE constant TWAR_TWA \ TWI (Slave) Address register Bits
- $01 constant TWAR_TWGCE \ TWI General Call Recognition Enable Bit
-\ SPI
-&76 constant SPCR \ SPI Control Register
- $80 constant SPCR_SPIE \ SPI Interrupt Enable
- $40 constant SPCR_SPE \ SPI Enable
- $20 constant SPCR_DORD \ Data Order
- $10 constant SPCR_MSTR \ Master/Slave Select
- $08 constant SPCR_CPOL \ Clock polarity
- $04 constant SPCR_CPHA \ Clock Phase
- $03 constant SPCR_SPR \ SPI Clock Rate Selects
-&77 constant SPSR \ SPI Status Register
- $80 constant SPSR_SPIF \ SPI Interrupt Flag
- $40 constant SPSR_WCOL \ Write Collision Flag
- $01 constant SPSR_SPI2X \ Double SPI Speed Bit
-&78 constant SPDR \ SPI Data Register
-\ USART1
-&206 constant UDR1 \ USART I/O Data Register
-&200 constant UCSR1A \ USART Control and Status Register A
- $80 constant UCSR1A_RXC1 \ USART Receive Complete
- $40 constant UCSR1A_TXC1 \ USART Transmitt Complete
- $20 constant UCSR1A_UDRE1 \ USART Data Register Empty
- $10 constant UCSR1A_FE1 \ Framing Error
- $08 constant UCSR1A_DOR1 \ Data overRun
- $04 constant UCSR1A_UPE1 \ Parity Error
- $02 constant UCSR1A_U2X1 \ Double the USART transmission speed
- $01 constant UCSR1A_MPCM1 \ Multi-processor Communication Mode
-&201 constant UCSR1B \ USART Control and Status Register B
- $80 constant UCSR1B_RXCIE1 \ RX Complete Interrupt Enable
- $40 constant UCSR1B_TXCIE1 \ TX Complete Interrupt Enable
- $20 constant UCSR1B_UDRIE1 \ USART Data register Empty Interrupt Enable
- $10 constant UCSR1B_RXEN1 \ Receiver Enable
- $08 constant UCSR1B_TXEN1 \ Transmitter Enable
- $04 constant UCSR1B_UCSZ12 \ Character Size
- $02 constant UCSR1B_RXB81 \ Receive Data Bit 8
- $01 constant UCSR1B_TXB81 \ Transmit Data Bit 8
-&202 constant UCSR1C \ USART Control and Status Register C
- $C0 constant UCSR1C_UMSEL1 \ USART Mode Select
- $30 constant UCSR1C_UPM1 \ Parity Mode Bits
- $08 constant UCSR1C_USBS1 \ Stop Bit Select
- $06 constant UCSR1C_UCSZ1 \ Character Size
- $01 constant UCSR1C_UCPOL1 \ Clock Polarity
-&204 constant UBRR1 \ USART Baud Rate Register Bytes
-\ USB_DEVICE
-&244 constant UEINT \
-&243 constant UEBCHX \
-&242 constant UEBCLX \
-&241 constant UEDATX \
-&240 constant UEIENX \
- $80 constant UEIENX_FLERRE \
- $40 constant UEIENX_NAKINE \
- $10 constant UEIENX_NAKOUTE \
- $08 constant UEIENX_RXSTPE \
- $04 constant UEIENX_RXOUTE \
- $02 constant UEIENX_STALLEDE \
- $01 constant UEIENX_TXINE \
-&239 constant UESTA1X \
- $04 constant UESTA1X_CTRLDIR \
- $03 constant UESTA1X_CURRBK \
-&238 constant UESTA0X \
- $80 constant UESTA0X_CFGOK \
- $40 constant UESTA0X_OVERFI \
- $20 constant UESTA0X_UNDERFI \
- $0C constant UESTA0X_DTSEQ \
- $03 constant UESTA0X_NBUSYBK \
-&237 constant UECFG1X \
- $70 constant UECFG1X_EPSIZE \
- $0C constant UECFG1X_EPBK \
- $02 constant UECFG1X_ALLOC \
-&236 constant UECFG0X \
- $C0 constant UECFG0X_EPTYPE \
- $01 constant UECFG0X_EPDIR \
-&235 constant UECONX \
- $20 constant UECONX_STALLRQ \
- $10 constant UECONX_STALLRQC \
- $08 constant UECONX_RSTDT \
- $01 constant UECONX_EPEN \
-&234 constant UERST \
- $7F constant UERST_EPRST \
-&233 constant UENUM \
-&232 constant UEINTX \
- $80 constant UEINTX_FIFOCON \
- $40 constant UEINTX_NAKINI \
- $20 constant UEINTX_RWAL \
- $10 constant UEINTX_NAKOUTI \
- $08 constant UEINTX_RXSTPI \
- $04 constant UEINTX_RXOUTI \
- $02 constant UEINTX_STALLEDI \
- $01 constant UEINTX_TXINI \
-&230 constant UDMFN \
- $10 constant UDMFN_FNCERR \
-&228 constant UDFNUM \
-&227 constant UDADDR \
- $80 constant UDADDR_ADDEN \
- $7F constant UDADDR_UADD \
-&226 constant UDIEN \
- $40 constant UDIEN_UPRSME \
- $20 constant UDIEN_EORSME \
- $10 constant UDIEN_WAKEUPE \
- $08 constant UDIEN_EORSTE \
- $04 constant UDIEN_SOFE \
- $01 constant UDIEN_SUSPE \
-&225 constant UDINT \
- $40 constant UDINT_UPRSMI \
- $20 constant UDINT_EORSMI \
- $10 constant UDINT_WAKEUPI \
- $08 constant UDINT_EORSTI \
- $04 constant UDINT_SOFI \
- $01 constant UDINT_SUSPI \
-&224 constant UDCON \
- $04 constant UDCON_LSM \
- $02 constant UDCON_RMWKUP \
- $01 constant UDCON_DETACH \
-\ USB_GLOBAL
-&223 constant OTGINT \
- $20 constant OTGINT_STOI \
- $10 constant OTGINT_HNPERRI \
- $08 constant OTGINT_ROLEEXI \
- $04 constant OTGINT_BCERRI \
- $02 constant OTGINT_VBERRI \
- $01 constant OTGINT_SRPI \
-&222 constant OTGIEN \
- $20 constant OTGIEN_STOE \
- $10 constant OTGIEN_HNPERRE \
- $08 constant OTGIEN_ROLEEXE \
- $04 constant OTGIEN_BCERRE \
- $02 constant OTGIEN_VBERRE \
- $01 constant OTGIEN_SRPE \
-&221 constant OTGCON \
- $20 constant OTGCON_HNPREQ \
- $10 constant OTGCON_SRPREQ \
- $08 constant OTGCON_SRPSEL \
- $04 constant OTGCON_VBUSHWC \
- $02 constant OTGCON_VBUSREQ \
- $01 constant OTGCON_VBUSRQC \
-&249 constant OTGTCON \
- $80 constant OTGTCON_OTGTCON_7 \
- $60 constant OTGTCON_PAGE \
- $07 constant OTGTCON_VALUE_2 \
-&218 constant USBINT \
- $02 constant USBINT_IDTI \
- $01 constant USBINT_VBUSTI \
-&217 constant USBSTA \
- $08 constant USBSTA_SPEED \
- $02 constant USBSTA_ID \
- $01 constant USBSTA_VBUS \
-&216 constant USBCON \ USB General Control Register
- $80 constant USBCON_USBE \
- $40 constant USBCON_HOST \
- $20 constant USBCON_FRZCLK \
- $10 constant USBCON_OTGPADE \
- $02 constant USBCON_IDTE \
- $01 constant USBCON_VBUSTE \
-&215 constant UHWCON \ USB Hardware Configuration Register
- $80 constant UHWCON_UIMOD \
- $40 constant UHWCON_UIDE \
- $10 constant UHWCON_UVCONE \
- $01 constant UHWCON_UVREGE \
-\ USB_HOST
-&245 constant UPERRX \
- $60 constant UPERRX_COUNTER \
- $10 constant UPERRX_CRC16 \
- $08 constant UPERRX_TIMEOUT \
- $04 constant UPERRX_PID \
- $02 constant UPERRX_DATAPID \
- $01 constant UPERRX_DATATGL \
-&248 constant UPINT \
-&247 constant UPBCHX \
-&246 constant UPBCLX \
-&175 constant UPDATX \
-&174 constant UPIENX \
- $80 constant UPIENX_FLERRE \
- $40 constant UPIENX_NAKEDE \
- $10 constant UPIENX_PERRE \
- $08 constant UPIENX_TXSTPE \
- $04 constant UPIENX_TXOUTE \
- $02 constant UPIENX_RXSTALLE \
- $01 constant UPIENX_RXINE \
-&173 constant UPCFG2X \
-&172 constant UPSTAX \
- $80 constant UPSTAX_CFGOK \
- $40 constant UPSTAX_OVERFI \
- $20 constant UPSTAX_UNDERFI \
- $0C constant UPSTAX_DTSEQ \
- $03 constant UPSTAX_NBUSYK \
-&171 constant UPCFG1X \
- $70 constant UPCFG1X_PSIZE \
- $0C constant UPCFG1X_PBK \
- $02 constant UPCFG1X_ALLOC \
-&170 constant UPCFG0X \
- $C0 constant UPCFG0X_PTYPE \
- $30 constant UPCFG0X_PTOKEN \
- $0F constant UPCFG0X_PEPNUM \
-&169 constant UPCONX \
- $40 constant UPCONX_PFREEZE \
- $20 constant UPCONX_INMODE \
- $08 constant UPCONX_RSTDT \
- $01 constant UPCONX_PEN \
-&168 constant UPRST \
- $7F constant UPRST_PRST \
-&167 constant UPNUM \
-&166 constant UPINTX \
- $80 constant UPINTX_FIFOCON \
- $40 constant UPINTX_NAKEDI \
- $20 constant UPINTX_RWAL \
- $10 constant UPINTX_PERRI \
- $08 constant UPINTX_TXSTPI \
- $04 constant UPINTX_TXOUTI \
- $02 constant UPINTX_RXSTALLI \
- $01 constant UPINTX_RXINI \
-&165 constant UPINRQX \
-&164 constant UHFLEN \
-&162 constant UHFNUM \
-&161 constant UHADDR \
-&160 constant UHIEN \
- $40 constant UHIEN_HWUPE \
- $20 constant UHIEN_HSOFE \
- $10 constant UHIEN_RXRSME \
- $08 constant UHIEN_RSMEDE \
- $04 constant UHIEN_RSTE \
- $02 constant UHIEN_DDISCE \
- $01 constant UHIEN_DCONNE \
-&159 constant UHINT \
- $40 constant UHINT_UHUPI \
- $20 constant UHINT_HSOFI \
- $10 constant UHINT_RXRSMI \
- $08 constant UHINT_RSMEDI \
- $04 constant UHINT_RSTI \
- $02 constant UHINT_DDISCI \
- $01 constant UHINT_DCONNI \
-&158 constant UHCON \
- $04 constant UHCON_RESUME \
- $02 constant UHCON_RESET \
- $01 constant UHCON_SOFEN \
-\ BOOT_LOAD
-&87 constant SPMCSR \ Store Program Memory Control Register
- $80 constant SPMCSR_SPMIE \ SPM Interrupt Enable
- $40 constant SPMCSR_RWWSB \ Read While Write Section Busy
- $20 constant SPMCSR_SIGRD \ Signature Row Read
- $10 constant SPMCSR_RWWSRE \ Read While Write section read enable
- $08 constant SPMCSR_BLBSET \ Boot Lock Bit Set
- $04 constant SPMCSR_PGWRT \ Page Write
- $02 constant SPMCSR_PGERS \ Page Erase
- $01 constant SPMCSR_SPMEN \ Store Program Memory Enable
-\ EEPROM
-&65 constant EEAR \ EEPROM Address Register Low Bytes
-&64 constant EEDR \ EEPROM Data Register
-&63 constant EECR \ EEPROM Control Register
- $30 constant EECR_EEPM \ EEPROM Programming Mode Bits
- $08 constant EECR_EERIE \ EEPROM Ready Interrupt Enable
- $04 constant EECR_EEMPE \ EEPROM Master Write Enable
- $02 constant EECR_EEPE \ EEPROM Write Enable
- $01 constant EECR_EERE \ EEPROM Read Enable
-\ TIMER_COUNTER_0
-&72 constant OCR0B \ Timer/Counter0 Output Compare Register
-&71 constant OCR0A \ Timer/Counter0 Output Compare Register
-&70 constant TCNT0 \ Timer/Counter0
-&69 constant TCCR0B \ Timer/Counter Control Register B
- $80 constant TCCR0B_FOC0A \ Force Output Compare A
- $40 constant TCCR0B_FOC0B \ Force Output Compare B
- $08 constant TCCR0B_WGM02 \
- $07 constant TCCR0B_CS0 \ Clock Select
-&68 constant TCCR0A \ Timer/Counter Control Register A
- $C0 constant TCCR0A_COM0A \ Compare Output Mode, Phase Correct PWM Mode
- $30 constant TCCR0A_COM0B \ Compare Output Mode, Fast PWm
- $03 constant TCCR0A_WGM0 \ Waveform Generation Mode
-&110 constant TIMSK0 \ Timer/Counter0 Interrupt Mask Register
- $04 constant TIMSK0_OCIE0B \ Timer/Counter0 Output Compare Match B Interrupt Enable
- $02 constant TIMSK0_OCIE0A \ Timer/Counter0 Output Compare Match A Interrupt Enable
- $01 constant TIMSK0_TOIE0 \ Timer/Counter0 Overflow Interrupt Enable
-&53 constant TIFR0 \ Timer/Counter0 Interrupt Flag register
- $04 constant TIFR0_OCF0B \ Timer/Counter0 Output Compare Flag 0B
- $02 constant TIFR0_OCF0A \ Timer/Counter0 Output Compare Flag 0A
- $01 constant TIFR0_TOV0 \ Timer/Counter0 Overflow Flag
-&67 constant GTCCR \ General Timer/Counter Control Register
- $80 constant GTCCR_TSM \ Timer/Counter Synchronization Mode
- $01 constant GTCCR_PSRSYNC \ Prescaler Reset Timer/Counter1 and Timer/Counter0
-\ TIMER_COUNTER_2
-&112 constant TIMSK2 \ Timer/Counter Interrupt Mask register
- $04 constant TIMSK2_OCIE2B \ Timer/Counter2 Output Compare Match B Interrupt Enable
- $02 constant TIMSK2_OCIE2A \ Timer/Counter2 Output Compare Match A Interrupt Enable
- $01 constant TIMSK2_TOIE2 \ Timer/Counter2 Overflow Interrupt Enable
-&55 constant TIFR2 \ Timer/Counter Interrupt Flag Register
- $04 constant TIFR2_OCF2B \ Output Compare Flag 2B
- $02 constant TIFR2_OCF2A \ Output Compare Flag 2A
- $01 constant TIFR2_TOV2 \ Timer/Counter2 Overflow Flag
-&176 constant TCCR2A \ Timer/Counter2 Control Register A
- $C0 constant TCCR2A_COM2A \ Compare Output Mode bits
- $30 constant TCCR2A_COM2B \ Compare Output Mode bits
- $03 constant TCCR2A_WGM2 \ Waveform Genration Mode
-&177 constant TCCR2B \ Timer/Counter2 Control Register B
- $80 constant TCCR2B_FOC2A \ Force Output Compare A
- $40 constant TCCR2B_FOC2B \ Force Output Compare B
- $08 constant TCCR2B_WGM22 \ Waveform Generation Mode
- $07 constant TCCR2B_CS2 \ Clock Select bits
-&178 constant TCNT2 \ Timer/Counter2
-&180 constant OCR2B \ Timer/Counter2 Output Compare Register B
-&179 constant OCR2A \ Timer/Counter2 Output Compare Register A
-&182 constant ASSR \ Asynchronous Status Register
- $40 constant ASSR_EXCLK \ Enable External Clock Input
- $20 constant ASSR_AS2 \ Asynchronous Timer/Counter2
- $10 constant ASSR_TCN2UB \ Timer/Counter2 Update Busy
- $08 constant ASSR_OCR2AUB \ Output Compare Register2 Update Busy
- $04 constant ASSR_OCR2BUB \ Output Compare Register 2 Update Busy
- $02 constant ASSR_TCR2AUB \ Timer/Counter Control Register2 Update Busy
- $01 constant ASSR_TCR2BUB \ Timer/Counter Control Register2 Update Busy
-\ TIMER_COUNTER_3
-&144 constant TCCR3A \ Timer/Counter3 Control Register A
- $C0 constant TCCR3A_COM3A \ Compare Output Mode 1A, bits
- $30 constant TCCR3A_COM3B \ Compare Output Mode 3B, bits
- $0C constant TCCR3A_COM3C \ Compare Output Mode 3C, bits
- $03 constant TCCR3A_WGM3 \ Waveform Generation Mode
-&145 constant TCCR3B \ Timer/Counter3 Control Register B
- $80 constant TCCR3B_ICNC3 \ Input Capture 3 Noise Canceler
- $40 constant TCCR3B_ICES3 \ Input Capture 3 Edge Select
- $18 constant TCCR3B_WGM3 \ Waveform Generation Mode
- $07 constant TCCR3B_CS3 \ Prescaler source of Timer/Counter 3
-&146 constant TCCR3C \ Timer/Counter 3 Control Register C
- $80 constant TCCR3C_FOC3A \ Force Output Compare 3A
- $40 constant TCCR3C_FOC3B \ Force Output Compare 3B
- $20 constant TCCR3C_FOC3C \ Force Output Compare 3C
-&148 constant TCNT3 \ Timer/Counter3 Bytes
-&152 constant OCR3A \ Timer/Counter3 Output Compare Register A Bytes
-&154 constant OCR3B \ Timer/Counter3 Output Compare Register B Bytes
-&156 constant OCR3C \ Timer/Counter3 Output Compare Register B Bytes
-&150 constant ICR3 \ Timer/Counter3 Input Capture Register Bytes
-&113 constant TIMSK3 \ Timer/Counter3 Interrupt Mask Register
- $20 constant TIMSK3_ICIE3 \ Timer/Counter3 Input Capture Interrupt Enable
- $08 constant TIMSK3_OCIE3C \ Timer/Counter3 Output Compare C Match Interrupt Enable
- $04 constant TIMSK3_OCIE3B \ Timer/Counter3 Output Compare B Match Interrupt Enable
- $02 constant TIMSK3_OCIE3A \ Timer/Counter3 Output Compare A Match Interrupt Enable
- $01 constant TIMSK3_TOIE3 \ Timer/Counter3 Overflow Interrupt Enable
-&56 constant TIFR3 \ Timer/Counter3 Interrupt Flag register
- $20 constant TIFR3_ICF3 \ Input Capture Flag 3
- $08 constant TIFR3_OCF3C \ Output Compare Flag 3C
- $04 constant TIFR3_OCF3B \ Output Compare Flag 3B
- $02 constant TIFR3_OCF3A \ Output Compare Flag 3A
- $01 constant TIFR3_TOV3 \ Timer/Counter3 Overflow Flag
-\ TIMER_COUNTER_1
-&128 constant TCCR1A \ Timer/Counter1 Control Register A
- $C0 constant TCCR1A_COM1A \ Compare Output Mode 1A, bits
- $30 constant TCCR1A_COM1B \ Compare Output Mode 1B, bits
- $0C constant TCCR1A_COM1C \ Compare Output Mode 1C, bits
- $03 constant TCCR1A_WGM1 \ Waveform Generation Mode
-&129 constant TCCR1B \ Timer/Counter1 Control Register B
- $80 constant TCCR1B_ICNC1 \ Input Capture 1 Noise Canceler
- $40 constant TCCR1B_ICES1 \ Input Capture 1 Edge Select
- $18 constant TCCR1B_WGM1 \ Waveform Generation Mode
- $07 constant TCCR1B_CS1 \ Prescaler source of Timer/Counter 1
-&130 constant TCCR1C \ Timer/Counter 1 Control Register C
- $80 constant TCCR1C_FOC1A \ Force Output Compare 1A
- $40 constant TCCR1C_FOC1B \ Force Output Compare 1B
- $20 constant TCCR1C_FOC1C \ Force Output Compare 1C
-&132 constant TCNT1 \ Timer/Counter1 Bytes
-&136 constant OCR1A \ Timer/Counter1 Output Compare Register A Bytes
-&138 constant OCR1B \ Timer/Counter1 Output Compare Register B Bytes
-&140 constant OCR1C \ Timer/Counter1 Output Compare Register C Bytes
-&134 constant ICR1 \ Timer/Counter1 Input Capture Register Bytes
-&111 constant TIMSK1 \ Timer/Counter1 Interrupt Mask Register
- $20 constant TIMSK1_ICIE1 \ Timer/Counter1 Input Capture Interrupt Enable
- $08 constant TIMSK1_OCIE1C \ Timer/Counter1 Output Compare C Match Interrupt Enable
- $04 constant TIMSK1_OCIE1B \ Timer/Counter1 Output Compare B Match Interrupt Enable
- $02 constant TIMSK1_OCIE1A \ Timer/Counter1 Output Compare A Match Interrupt Enable
- $01 constant TIMSK1_TOIE1 \ Timer/Counter1 Overflow Interrupt Enable
-&54 constant TIFR1 \ Timer/Counter1 Interrupt Flag register
- $20 constant TIFR1_ICF1 \ Input Capture Flag 1
- $08 constant TIFR1_OCF1C \ Output Compare Flag 1C
- $04 constant TIFR1_OCF1B \ Output Compare Flag 1B
- $02 constant TIFR1_OCF1A \ Output Compare Flag 1A
- $01 constant TIFR1_TOV1 \ Timer/Counter1 Overflow Flag
-\ JTAG
-&81 constant OCDR \ On-Chip Debug Related Register in I/O Memory
-\ EXTERNAL_INTERRUPT
-&105 constant EICRA \ External Interrupt Control Register A
- $C0 constant EICRA_ISC3 \ External Interrupt Sense Control Bit
- $30 constant EICRA_ISC2 \ External Interrupt Sense Control Bit
- $0C constant EICRA_ISC1 \ External Interrupt Sense Control Bit
- $03 constant EICRA_ISC0 \ External Interrupt Sense Control Bit
-&106 constant EICRB \ External Interrupt Control Register B
- $C0 constant EICRB_ISC7 \ External Interrupt 7-4 Sense Control Bit
- $30 constant EICRB_ISC6 \ External Interrupt 7-4 Sense Control Bit
- $0C constant EICRB_ISC5 \ External Interrupt 7-4 Sense Control Bit
- $03 constant EICRB_ISC4 \ External Interrupt 7-4 Sense Control Bit
-&61 constant EIMSK \ External Interrupt Mask Register
- $FF constant EIMSK_INT \ External Interrupt Request 7 Enable
-&60 constant EIFR \ External Interrupt Flag Register
- $FF constant EIFR_INTF \ External Interrupt Flags
-&107 constant PCMSK0 \ Pin Change Mask Register 0
-&59 constant PCIFR \ Pin Change Interrupt Flag Register
- $01 constant PCIFR_PCIF0 \ Pin Change Interrupt Flag 0
-&104 constant PCICR \ Pin Change Interrupt Control Register
- $01 constant PCICR_PCIE0 \ Pin Change Interrupt Enable 0
-\ AD_CONVERTER
-&124 constant ADMUX \ The ADC multiplexer Selection Register
- $C0 constant ADMUX_REFS \ Reference Selection Bits
- $20 constant ADMUX_ADLAR \ Left Adjust Result
- $1F constant ADMUX_MUX \ Analog Channel and Gain Selection Bits
-&122 constant ADCSRA \ The ADC Control and Status register
- $80 constant ADCSRA_ADEN \ ADC Enable
- $40 constant ADCSRA_ADSC \ ADC Start Conversion
- $20 constant ADCSRA_ADATE \ ADC Auto Trigger Enable
- $10 constant ADCSRA_ADIF \ ADC Interrupt Flag
- $08 constant ADCSRA_ADIE \ ADC Interrupt Enable
- $07 constant ADCSRA_ADPS \ ADC Prescaler Select Bits
-&120 constant ADC \ ADC Data Register Bytes
-&123 constant ADCSRB \ ADC Control and Status Register B
- $80 constant ADCSRB_ADHSM \ ADC High Speed Mode
- $07 constant ADCSRB_ADTS \ ADC Auto Trigger Sources
-&126 constant DIDR0 \ Digital Input Disable Register 1
- $80 constant DIDR0_ADC7D \ ADC7 Digital input Disable
- $40 constant DIDR0_ADC6D \ ADC6 Digital input Disable
- $20 constant DIDR0_ADC5D \ ADC5 Digital input Disable
- $10 constant DIDR0_ADC4D \ ADC4 Digital input Disable
- $08 constant DIDR0_ADC3D \ ADC3 Digital input Disable
- $04 constant DIDR0_ADC2D \ ADC2 Digital input Disable
- $02 constant DIDR0_ADC1D \ ADC1 Digital input Disable
- $01 constant DIDR0_ADC0D \ ADC0 Digital input Disable
-\ ANALOG_COMPARATOR
-&80 constant ACSR \ Analog Comparator Control And Status Register
- $80 constant ACSR_ACD \ Analog Comparator Disable
- $40 constant ACSR_ACBG \ Analog Comparator Bandgap Select
- $20 constant ACSR_ACO \ Analog Compare Output
- $10 constant ACSR_ACI \ Analog Comparator Interrupt Flag
- $08 constant ACSR_ACIE \ Analog Comparator Interrupt Enable
- $04 constant ACSR_ACIC \ Analog Comparator Input Capture Enable
- $03 constant ACSR_ACIS \ Analog Comparator Interrupt Mode Select bits
-&127 constant DIDR1 \
- $02 constant DIDR1_AIN1D \ AIN1 Digital Input Disable
- $01 constant DIDR1_AIN0D \ AIN0 Digital Input Disable
-\ PLL
-&73 constant PLLCSR \ PLL Status and Control register
- $1C constant PLLCSR_PLLP \ PLL prescaler Bits
- $02 constant PLLCSR_PLLE \ PLL Enable Bit
- $01 constant PLLCSR_PLOCK \ PLL Lock Status Bit
-
-\ Interrupts
-&2 constant INT0Addr \ External Interrupt Request 0
-&4 constant INT1Addr \ External Interrupt Request 1
-&6 constant INT2Addr \ External Interrupt Request 2
-&8 constant INT3Addr \ External Interrupt Request 3
-&10 constant INT4Addr \ External Interrupt Request 4
-&12 constant INT5Addr \ External Interrupt Request 5
-&14 constant INT6Addr \ External Interrupt Request 6
-&16 constant INT7Addr \ External Interrupt Request 7
-&18 constant PCINT0Addr \ Pin Change Interrupt Request 0
-&20 constant USB_GENAddr \ USB General Interrupt Request
-&22 constant USB_COMAddr \ USB Endpoint/Pipe Interrupt Communication Reque
-&24 constant WDTAddr \ Watchdog Time-out Interrupt
-&26 constant TIMER2_COMPAAddr \ Timer/Counter2 Compare Match A
-&28 constant TIMER2_COMPBAddr \ Timer/Counter2 Compare Match B
-&30 constant TIMER2_OVFAddr \ Timer/Counter2 Overflow
-&32 constant TIMER1_CAPTAddr \ Timer/Counter1 Capture Event
-&34 constant TIMER1_COMPAAddr \ Timer/Counter1 Compare Match A
-&36 constant TIMER1_COMPBAddr \ Timer/Counter1 Compare Match B
-&38 constant TIMER1_COMPCAddr \ Timer/Counter1 Compare Match C
-&40 constant TIMER1_OVFAddr \ Timer/Counter1 Overflow
-&42 constant TIMER0_COMPAAddr \ Timer/Counter0 Compare Match A
-&44 constant TIMER0_COMPBAddr \ Timer/Counter0 Compare Match B
-&46 constant TIMER0_OVFAddr \ Timer/Counter0 Overflow
-&48 constant SPI__STCAddr \ SPI Serial Transfer Complete
-&50 constant USART1__RXAddr \ USART1, Rx Complete
-&52 constant USART1__UDREAddr \ USART1 Data register Empty
-&54 constant USART1__TXAddr \ USART1, Tx Complete
-&56 constant ANALOG_COMPAddr \ Analog Comparator
-&58 constant ADCAddr \ ADC Conversion Complete
-&60 constant EE_READYAddr \ EEPROM Ready
-&62 constant TIMER3_CAPTAddr \ Timer/Counter3 Capture Event
-&64 constant TIMER3_COMPAAddr \ Timer/Counter3 Compare Match A
-&66 constant TIMER3_COMPBAddr \ Timer/Counter3 Compare Match B
-&68 constant TIMER3_COMPCAddr \ Timer/Counter3 Compare Match C
-&70 constant TIMER3_OVFAddr \ Timer/Counter3 Overflow
-&72 constant TWIAddr \ 2-wire Serial Interface
-&74 constant SPM_READYAddr \ Store Program Memory Read
diff --git a/amforth-6.5/avr8/devices/at90usb647/device.asm b/amforth-6.5/avr8/devices/at90usb647/device.asm
deleted file mode 100644
index 12cadca..0000000
--- a/amforth-6.5/avr8/devices/at90usb647/device.asm
+++ /dev/null
@@ -1,140 +0,0 @@
-; Partname: AT90USB647
-; generated automatically, do not edit
-
-.nolist
- .include "usb647def.inc"
-.list
-
-.equ ramstart = 256
-.equ CELLSIZE = 2
-.macro readflashcell
- lsl zl
- rol zh
- lpm @0, Z+
- lpm @1, Z+
-.endmacro
-.macro writeflashcell
- lsl zl
- rol zh
-.endmacro
-.set WANT_WATCHDOG = 0
-.set WANT_PORTA = 0
-.set WANT_PORTB = 0
-.set WANT_PORTC = 0
-.set WANT_PORTD = 0
-.set WANT_PORTE = 0
-.set WANT_PORTF = 0
-.set WANT_CPU = 0
-.set WANT_TWI = 0
-.set WANT_SPI = 0
-.set WANT_USART1 = 0
-.set WANT_USB_DEVICE = 0
-.set WANT_USB_GLOBAL = 0
-.set WANT_USB_HOST = 0
-.set WANT_BOOT_LOAD = 0
-.set WANT_EEPROM = 0
-.set WANT_TIMER_COUNTER_0 = 0
-.set WANT_TIMER_COUNTER_2 = 0
-.set WANT_TIMER_COUNTER_3 = 0
-.set WANT_TIMER_COUNTER_1 = 0
-.set WANT_JTAG = 0
-.set WANT_EXTERNAL_INTERRUPT = 0
-.set WANT_AD_CONVERTER = 0
-.set WANT_ANALOG_COMPARATOR = 0
-.set WANT_PLL = 0
-.equ intvecsize = 2 ; please verify; flash size: 65536 bytes
-.equ pclen = 2 ; please verify
-.overlap
-.org 2
- rcall isr ; External Interrupt Request 0
-.org 4
- rcall isr ; External Interrupt Request 1
-.org 6
- rcall isr ; External Interrupt Request 2
-.org 8
- rcall isr ; External Interrupt Request 3
-.org 10
- rcall isr ; External Interrupt Request 4
-.org 12
- rcall isr ; External Interrupt Request 5
-.org 14
- rcall isr ; External Interrupt Request 6
-.org 16
- rcall isr ; External Interrupt Request 7
-.org 18
- rcall isr ; Pin Change Interrupt Request 0
-.org 20
- rcall isr ; USB General Interrupt Request
-.org 22
- rcall isr ; USB Endpoint/Pipe Interrupt Communication Request
-.org 24
- rcall isr ; Watchdog Time-out Interrupt
-.org 26
- rcall isr ; Timer/Counter2 Compare Match A
-.org 28
- rcall isr ; Timer/Counter2 Compare Match B
-.org 30
- rcall isr ; Timer/Counter2 Overflow
-.org 32
- rcall isr ; Timer/Counter1 Capture Event
-.org 34
- rcall isr ; Timer/Counter1 Compare Match A
-.org 36
- rcall isr ; Timer/Counter1 Compare Match B
-.org 38
- rcall isr ; Timer/Counter1 Compare Match C
-.org 40
- rcall isr ; Timer/Counter1 Overflow
-.org 42
- rcall isr ; Timer/Counter0 Compare Match A
-.org 44
- rcall isr ; Timer/Counter0 Compare Match B
-.org 46
- rcall isr ; Timer/Counter0 Overflow
-.org 48
- rcall isr ; SPI Serial Transfer Complete
-.org 50
- rcall isr ; USART1, Rx Complete
-.org 52
- rcall isr ; USART1 Data register Empty
-.org 54
- rcall isr ; USART1, Tx Complete
-.org 56
- rcall isr ; Analog Comparator
-.org 58
- rcall isr ; ADC Conversion Complete
-.org 60
- rcall isr ; EEPROM Ready
-.org 62
- rcall isr ; Timer/Counter3 Capture Event
-.org 64
- rcall isr ; Timer/Counter3 Compare Match A
-.org 66
- rcall isr ; Timer/Counter3 Compare Match B
-.org 68
- rcall isr ; Timer/Counter3 Compare Match C
-.org 70
- rcall isr ; Timer/Counter3 Overflow
-.org 72
- rcall isr ; 2-wire Serial Interface
-.org 74
- rcall isr ; Store Program Memory Read
-.equ INTVECTORS = 38
-.nooverlap
-
-; compatability layer (maybe empty)
-
-; controller data area, environment query mcu-info
-mcu_info:
-mcu_ramsize:
- .dw 4096
-mcu_eepromsize:
- .dw 2048
-mcu_maxdp:
- .dw 57344
-mcu_numints:
- .dw 38
-mcu_name:
- .dw 10
- .db "AT90USB647"
-.set codestart=pc
diff --git a/amforth-6.5/avr8/devices/at90usb647/device.inc b/amforth-6.5/avr8/devices/at90usb647/device.inc
deleted file mode 100644
index b6d73ec..0000000
--- a/amforth-6.5/avr8/devices/at90usb647/device.inc
+++ /dev/null
@@ -1,1914 +0,0 @@
-; Partname: AT90USB647
-; generated automatically, no not edit
-
-.if WANT_WATCHDOG == 1
-; ( -- addr ) System Constant
-; R( -- )
-; Watchdog Timer Control Register
-VE_WDTCSR:
- .dw $ff06
- .db "WDTCSR"
- .dw VE_HEAD
- .set VE_HEAD=VE_WDTCSR
-XT_WDTCSR:
- .dw PFA_DOVARIABLE
-PFA_WDTCSR:
- .dw 96
-
-.endif
-.if WANT_PORTA == 1
-; ( -- addr ) System Constant
-; R( -- )
-; Port A Data Register
-VE_PORTA:
- .dw $ff05
- .db "PORTA",0
- .dw VE_HEAD
- .set VE_HEAD=VE_PORTA
-XT_PORTA:
- .dw PFA_DOVARIABLE
-PFA_PORTA:
- .dw 34
-; ( -- addr ) System Constant
-; R( -- )
-; Port A Data Direction Register
-VE_DDRA:
- .dw $ff04
- .db "DDRA"
- .dw VE_HEAD
- .set VE_HEAD=VE_DDRA
-XT_DDRA:
- .dw PFA_DOVARIABLE
-PFA_DDRA:
- .dw 33
-; ( -- addr ) System Constant
-; R( -- )
-; Port A Input Pins
-VE_PINA:
- .dw $ff04
- .db "PINA"
- .dw VE_HEAD
- .set VE_HEAD=VE_PINA
-XT_PINA:
- .dw PFA_DOVARIABLE
-PFA_PINA:
- .dw 32
-
-.endif
-.if WANT_PORTB == 1
-; ( -- addr ) System Constant
-; R( -- )
-; Port B Data Register
-VE_PORTB:
- .dw $ff05
- .db "PORTB",0
- .dw VE_HEAD
- .set VE_HEAD=VE_PORTB
-XT_PORTB:
- .dw PFA_DOVARIABLE
-PFA_PORTB:
- .dw 37
-; ( -- addr ) System Constant
-; R( -- )
-; Port B Data Direction Register
-VE_DDRB:
- .dw $ff04
- .db "DDRB"
- .dw VE_HEAD
- .set VE_HEAD=VE_DDRB
-XT_DDRB:
- .dw PFA_DOVARIABLE
-PFA_DDRB:
- .dw 36
-; ( -- addr ) System Constant
-; R( -- )
-; Port B Input Pins
-VE_PINB:
- .dw $ff04
- .db "PINB"
- .dw VE_HEAD
- .set VE_HEAD=VE_PINB
-XT_PINB:
- .dw PFA_DOVARIABLE
-PFA_PINB:
- .dw 35
-
-.endif
-.if WANT_PORTC == 1
-; ( -- addr ) System Constant
-; R( -- )
-; Port C Data Register
-VE_PORTC:
- .dw $ff05
- .db "PORTC",0
- .dw VE_HEAD
- .set VE_HEAD=VE_PORTC
-XT_PORTC:
- .dw PFA_DOVARIABLE
-PFA_PORTC:
- .dw 40
-; ( -- addr ) System Constant
-; R( -- )
-; Port C Data Direction Register
-VE_DDRC:
- .dw $ff04
- .db "DDRC"
- .dw VE_HEAD
- .set VE_HEAD=VE_DDRC
-XT_DDRC:
- .dw PFA_DOVARIABLE
-PFA_DDRC:
- .dw 39
-; ( -- addr ) System Constant
-; R( -- )
-; Port C Input Pins
-VE_PINC:
- .dw $ff04
- .db "PINC"
- .dw VE_HEAD
- .set VE_HEAD=VE_PINC
-XT_PINC:
- .dw PFA_DOVARIABLE
-PFA_PINC:
- .dw 38
-
-.endif
-.if WANT_PORTD == 1
-; ( -- addr ) System Constant
-; R( -- )
-; Port D Data Register
-VE_PORTD:
- .dw $ff05
- .db "PORTD",0
- .dw VE_HEAD
- .set VE_HEAD=VE_PORTD
-XT_PORTD:
- .dw PFA_DOVARIABLE
-PFA_PORTD:
- .dw 43
-; ( -- addr ) System Constant
-; R( -- )
-; Port D Data Direction Register
-VE_DDRD:
- .dw $ff04
- .db "DDRD"
- .dw VE_HEAD
- .set VE_HEAD=VE_DDRD
-XT_DDRD:
- .dw PFA_DOVARIABLE
-PFA_DDRD:
- .dw 42
-; ( -- addr ) System Constant
-; R( -- )
-; Port D Input Pins
-VE_PIND:
- .dw $ff04
- .db "PIND"
- .dw VE_HEAD
- .set VE_HEAD=VE_PIND
-XT_PIND:
- .dw PFA_DOVARIABLE
-PFA_PIND:
- .dw 41
-
-.endif
-.if WANT_PORTE == 1
-; ( -- addr ) System Constant
-; R( -- )
-; Data Register, Port E
-VE_PORTE:
- .dw $ff05
- .db "PORTE",0
- .dw VE_HEAD
- .set VE_HEAD=VE_PORTE
-XT_PORTE:
- .dw PFA_DOVARIABLE
-PFA_PORTE:
- .dw 46
-; ( -- addr ) System Constant
-; R( -- )
-; Data Direction Register, Port E
-VE_DDRE:
- .dw $ff04
- .db "DDRE"
- .dw VE_HEAD
- .set VE_HEAD=VE_DDRE
-XT_DDRE:
- .dw PFA_DOVARIABLE
-PFA_DDRE:
- .dw 45
-; ( -- addr ) System Constant
-; R( -- )
-; Input Pins, Port E
-VE_PINE:
- .dw $ff04
- .db "PINE"
- .dw VE_HEAD
- .set VE_HEAD=VE_PINE
-XT_PINE:
- .dw PFA_DOVARIABLE
-PFA_PINE:
- .dw 44
-
-.endif
-.if WANT_PORTF == 1
-; ( -- addr ) System Constant
-; R( -- )
-; Data Register, Port F
-VE_PORTF:
- .dw $ff05
- .db "PORTF",0
- .dw VE_HEAD
- .set VE_HEAD=VE_PORTF
-XT_PORTF:
- .dw PFA_DOVARIABLE
-PFA_PORTF:
- .dw 49
-; ( -- addr ) System Constant
-; R( -- )
-; Data Direction Register, Port F
-VE_DDRF:
- .dw $ff04
- .db "DDRF"
- .dw VE_HEAD
- .set VE_HEAD=VE_DDRF
-XT_DDRF:
- .dw PFA_DOVARIABLE
-PFA_DDRF:
- .dw 48
-; ( -- addr ) System Constant
-; R( -- )
-; Input Pins, Port F
-VE_PINF:
- .dw $ff04
- .db "PINF"
- .dw VE_HEAD
- .set VE_HEAD=VE_PINF
-XT_PINF:
- .dw PFA_DOVARIABLE
-PFA_PINF:
- .dw 47
-
-.endif
-.if WANT_CPU == 1
-; ( -- addr ) System Constant
-; R( -- )
-; Status Register
-VE_SREG:
- .dw $ff04
- .db "SREG"
- .dw VE_HEAD
- .set VE_HEAD=VE_SREG
-XT_SREG:
- .dw PFA_DOVARIABLE
-PFA_SREG:
- .dw 95
-; ( -- addr ) System Constant
-; R( -- )
-; Stack Pointer
-VE_SP:
- .dw $ff02
- .db "SP"
- .dw VE_HEAD
- .set VE_HEAD=VE_SP
-XT_SP:
- .dw PFA_DOVARIABLE
-PFA_SP:
- .dw 93
-; ( -- addr ) System Constant
-; R( -- )
-; MCU Control Register
-VE_MCUCR:
- .dw $ff05
- .db "MCUCR",0
- .dw VE_HEAD
- .set VE_HEAD=VE_MCUCR
-XT_MCUCR:
- .dw PFA_DOVARIABLE
-PFA_MCUCR:
- .dw 85
-; ( -- addr ) System Constant
-; R( -- )
-; MCU Status Register
-VE_MCUSR:
- .dw $ff05
- .db "MCUSR",0
- .dw VE_HEAD
- .set VE_HEAD=VE_MCUSR
-XT_MCUSR:
- .dw PFA_DOVARIABLE
-PFA_MCUSR:
- .dw 84
-; ( -- addr ) System Constant
-; R( -- )
-; External Memory Control Register A
-VE_XMCRA:
- .dw $ff05
- .db "XMCRA",0
- .dw VE_HEAD
- .set VE_HEAD=VE_XMCRA
-XT_XMCRA:
- .dw PFA_DOVARIABLE
-PFA_XMCRA:
- .dw 116
-; ( -- addr ) System Constant
-; R( -- )
-; External Memory Control Register B
-VE_XMCRB:
- .dw $ff05
- .db "XMCRB",0
- .dw VE_HEAD
- .set VE_HEAD=VE_XMCRB
-XT_XMCRB:
- .dw PFA_DOVARIABLE
-PFA_XMCRB:
- .dw 117
-; ( -- addr ) System Constant
-; R( -- )
-; Oscillator Calibration Value
-VE_OSCCAL:
- .dw $ff06
- .db "OSCCAL"
- .dw VE_HEAD
- .set VE_HEAD=VE_OSCCAL
-XT_OSCCAL:
- .dw PFA_DOVARIABLE
-PFA_OSCCAL:
- .dw 102
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_CLKPR:
- .dw $ff05
- .db "CLKPR",0
- .dw VE_HEAD
- .set VE_HEAD=VE_CLKPR
-XT_CLKPR:
- .dw PFA_DOVARIABLE
-PFA_CLKPR:
- .dw 97
-; ( -- addr ) System Constant
-; R( -- )
-; Sleep Mode Control Register
-VE_SMCR:
- .dw $ff04
- .db "SMCR"
- .dw VE_HEAD
- .set VE_HEAD=VE_SMCR
-XT_SMCR:
- .dw PFA_DOVARIABLE
-PFA_SMCR:
- .dw 83
-; ( -- addr ) System Constant
-; R( -- )
-; Extended Indirect Register
-VE_EIND:
- .dw $ff04
- .db "EIND"
- .dw VE_HEAD
- .set VE_HEAD=VE_EIND
-XT_EIND:
- .dw PFA_DOVARIABLE
-PFA_EIND:
- .dw 92
-; ( -- addr ) System Constant
-; R( -- )
-; RAM Page Z Select Register
-VE_RAMPZ:
- .dw $ff05
- .db "RAMPZ",0
- .dw VE_HEAD
- .set VE_HEAD=VE_RAMPZ
-XT_RAMPZ:
- .dw PFA_DOVARIABLE
-PFA_RAMPZ:
- .dw 91
-; ( -- addr ) System Constant
-; R( -- )
-; General Purpose IO Register 2
-VE_GPIOR2:
- .dw $ff06
- .db "GPIOR2"
- .dw VE_HEAD
- .set VE_HEAD=VE_GPIOR2
-XT_GPIOR2:
- .dw PFA_DOVARIABLE
-PFA_GPIOR2:
- .dw 75
-; ( -- addr ) System Constant
-; R( -- )
-; General Purpose IO Register 1
-VE_GPIOR1:
- .dw $ff06
- .db "GPIOR1"
- .dw VE_HEAD
- .set VE_HEAD=VE_GPIOR1
-XT_GPIOR1:
- .dw PFA_DOVARIABLE
-PFA_GPIOR1:
- .dw 74
-; ( -- addr ) System Constant
-; R( -- )
-; General Purpose IO Register 0
-VE_GPIOR0:
- .dw $ff06
- .db "GPIOR0"
- .dw VE_HEAD
- .set VE_HEAD=VE_GPIOR0
-XT_GPIOR0:
- .dw PFA_DOVARIABLE
-PFA_GPIOR0:
- .dw 62
-; ( -- addr ) System Constant
-; R( -- )
-; Power Reduction Register1
-VE_PRR1:
- .dw $ff04
- .db "PRR1"
- .dw VE_HEAD
- .set VE_HEAD=VE_PRR1
-XT_PRR1:
- .dw PFA_DOVARIABLE
-PFA_PRR1:
- .dw 101
-; ( -- addr ) System Constant
-; R( -- )
-; Power Reduction Register0
-VE_PRR0:
- .dw $ff04
- .db "PRR0"
- .dw VE_HEAD
- .set VE_HEAD=VE_PRR0
-XT_PRR0:
- .dw PFA_DOVARIABLE
-PFA_PRR0:
- .dw 100
-
-.endif
-.if WANT_TWI == 1
-; ( -- addr ) System Constant
-; R( -- )
-; TWI (Slave) Address Mask Register
-VE_TWAMR:
- .dw $ff05
- .db "TWAMR",0
- .dw VE_HEAD
- .set VE_HEAD=VE_TWAMR
-XT_TWAMR:
- .dw PFA_DOVARIABLE
-PFA_TWAMR:
- .dw 189
-; ( -- addr ) System Constant
-; R( -- )
-; TWI Bit Rate register
-VE_TWBR:
- .dw $ff04
- .db "TWBR"
- .dw VE_HEAD
- .set VE_HEAD=VE_TWBR
-XT_TWBR:
- .dw PFA_DOVARIABLE
-PFA_TWBR:
- .dw 184
-; ( -- addr ) System Constant
-; R( -- )
-; TWI Control Register
-VE_TWCR:
- .dw $ff04
- .db "TWCR"
- .dw VE_HEAD
- .set VE_HEAD=VE_TWCR
-XT_TWCR:
- .dw PFA_DOVARIABLE
-PFA_TWCR:
- .dw 188
-; ( -- addr ) System Constant
-; R( -- )
-; TWI Status Register
-VE_TWSR:
- .dw $ff04
- .db "TWSR"
- .dw VE_HEAD
- .set VE_HEAD=VE_TWSR
-XT_TWSR:
- .dw PFA_DOVARIABLE
-PFA_TWSR:
- .dw 185
-; ( -- addr ) System Constant
-; R( -- )
-; TWI Data register
-VE_TWDR:
- .dw $ff04
- .db "TWDR"
- .dw VE_HEAD
- .set VE_HEAD=VE_TWDR
-XT_TWDR:
- .dw PFA_DOVARIABLE
-PFA_TWDR:
- .dw 187
-; ( -- addr ) System Constant
-; R( -- )
-; TWI (Slave) Address register
-VE_TWAR:
- .dw $ff04
- .db "TWAR"
- .dw VE_HEAD
- .set VE_HEAD=VE_TWAR
-XT_TWAR:
- .dw PFA_DOVARIABLE
-PFA_TWAR:
- .dw 186
-
-.endif
-.if WANT_SPI == 1
-; ( -- addr ) System Constant
-; R( -- )
-; SPI Control Register
-VE_SPCR:
- .dw $ff04
- .db "SPCR"
- .dw VE_HEAD
- .set VE_HEAD=VE_SPCR
-XT_SPCR:
- .dw PFA_DOVARIABLE
-PFA_SPCR:
- .dw 76
-; ( -- addr ) System Constant
-; R( -- )
-; SPI Status Register
-VE_SPSR:
- .dw $ff04
- .db "SPSR"
- .dw VE_HEAD
- .set VE_HEAD=VE_SPSR
-XT_SPSR:
- .dw PFA_DOVARIABLE
-PFA_SPSR:
- .dw 77
-; ( -- addr ) System Constant
-; R( -- )
-; SPI Data Register
-VE_SPDR:
- .dw $ff04
- .db "SPDR"
- .dw VE_HEAD
- .set VE_HEAD=VE_SPDR
-XT_SPDR:
- .dw PFA_DOVARIABLE
-PFA_SPDR:
- .dw 78
-
-.endif
-.if WANT_USART1 == 1
-; ( -- addr ) System Constant
-; R( -- )
-; USART I/O Data Register
-VE_UDR1:
- .dw $ff04
- .db "UDR1"
- .dw VE_HEAD
- .set VE_HEAD=VE_UDR1
-XT_UDR1:
- .dw PFA_DOVARIABLE
-PFA_UDR1:
- .dw 206
-; ( -- addr ) System Constant
-; R( -- )
-; USART Control and Status Register A
-VE_UCSR1A:
- .dw $ff06
- .db "UCSR1A"
- .dw VE_HEAD
- .set VE_HEAD=VE_UCSR1A
-XT_UCSR1A:
- .dw PFA_DOVARIABLE
-PFA_UCSR1A:
- .dw 200
-; ( -- addr ) System Constant
-; R( -- )
-; USART Control and Status Register B
-VE_UCSR1B:
- .dw $ff06
- .db "UCSR1B"
- .dw VE_HEAD
- .set VE_HEAD=VE_UCSR1B
-XT_UCSR1B:
- .dw PFA_DOVARIABLE
-PFA_UCSR1B:
- .dw 201
-; ( -- addr ) System Constant
-; R( -- )
-; USART Control and Status Register C
-VE_UCSR1C:
- .dw $ff06
- .db "UCSR1C"
- .dw VE_HEAD
- .set VE_HEAD=VE_UCSR1C
-XT_UCSR1C:
- .dw PFA_DOVARIABLE
-PFA_UCSR1C:
- .dw 202
-; ( -- addr ) System Constant
-; R( -- )
-; USART Baud Rate Register Bytes
-VE_UBRR1:
- .dw $ff05
- .db "UBRR1",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UBRR1
-XT_UBRR1:
- .dw PFA_DOVARIABLE
-PFA_UBRR1:
- .dw 204
-
-.endif
-.if WANT_USB_DEVICE == 1
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UEINT:
- .dw $ff05
- .db "UEINT",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UEINT
-XT_UEINT:
- .dw PFA_DOVARIABLE
-PFA_UEINT:
- .dw 244
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UEBCHX:
- .dw $ff06
- .db "UEBCHX"
- .dw VE_HEAD
- .set VE_HEAD=VE_UEBCHX
-XT_UEBCHX:
- .dw PFA_DOVARIABLE
-PFA_UEBCHX:
- .dw 243
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UEBCLX:
- .dw $ff06
- .db "UEBCLX"
- .dw VE_HEAD
- .set VE_HEAD=VE_UEBCLX
-XT_UEBCLX:
- .dw PFA_DOVARIABLE
-PFA_UEBCLX:
- .dw 242
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UEDATX:
- .dw $ff06
- .db "UEDATX"
- .dw VE_HEAD
- .set VE_HEAD=VE_UEDATX
-XT_UEDATX:
- .dw PFA_DOVARIABLE
-PFA_UEDATX:
- .dw 241
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UEIENX:
- .dw $ff06
- .db "UEIENX"
- .dw VE_HEAD
- .set VE_HEAD=VE_UEIENX
-XT_UEIENX:
- .dw PFA_DOVARIABLE
-PFA_UEIENX:
- .dw 240
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UESTA1X:
- .dw $ff07
- .db "UESTA1X",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UESTA1X
-XT_UESTA1X:
- .dw PFA_DOVARIABLE
-PFA_UESTA1X:
- .dw 239
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UESTA0X:
- .dw $ff07
- .db "UESTA0X",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UESTA0X
-XT_UESTA0X:
- .dw PFA_DOVARIABLE
-PFA_UESTA0X:
- .dw 238
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UECFG1X:
- .dw $ff07
- .db "UECFG1X",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UECFG1X
-XT_UECFG1X:
- .dw PFA_DOVARIABLE
-PFA_UECFG1X:
- .dw 237
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UECFG0X:
- .dw $ff07
- .db "UECFG0X",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UECFG0X
-XT_UECFG0X:
- .dw PFA_DOVARIABLE
-PFA_UECFG0X:
- .dw 236
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UECONX:
- .dw $ff06
- .db "UECONX"
- .dw VE_HEAD
- .set VE_HEAD=VE_UECONX
-XT_UECONX:
- .dw PFA_DOVARIABLE
-PFA_UECONX:
- .dw 235
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UERST:
- .dw $ff05
- .db "UERST",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UERST
-XT_UERST:
- .dw PFA_DOVARIABLE
-PFA_UERST:
- .dw 234
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UENUM:
- .dw $ff05
- .db "UENUM",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UENUM
-XT_UENUM:
- .dw PFA_DOVARIABLE
-PFA_UENUM:
- .dw 233
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UEINTX:
- .dw $ff06
- .db "UEINTX"
- .dw VE_HEAD
- .set VE_HEAD=VE_UEINTX
-XT_UEINTX:
- .dw PFA_DOVARIABLE
-PFA_UEINTX:
- .dw 232
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UDMFN:
- .dw $ff05
- .db "UDMFN",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UDMFN
-XT_UDMFN:
- .dw PFA_DOVARIABLE
-PFA_UDMFN:
- .dw 230
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UDFNUM:
- .dw $ff06
- .db "UDFNUM"
- .dw VE_HEAD
- .set VE_HEAD=VE_UDFNUM
-XT_UDFNUM:
- .dw PFA_DOVARIABLE
-PFA_UDFNUM:
- .dw 228
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UDADDR:
- .dw $ff06
- .db "UDADDR"
- .dw VE_HEAD
- .set VE_HEAD=VE_UDADDR
-XT_UDADDR:
- .dw PFA_DOVARIABLE
-PFA_UDADDR:
- .dw 227
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UDIEN:
- .dw $ff05
- .db "UDIEN",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UDIEN
-XT_UDIEN:
- .dw PFA_DOVARIABLE
-PFA_UDIEN:
- .dw 226
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UDINT:
- .dw $ff05
- .db "UDINT",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UDINT
-XT_UDINT:
- .dw PFA_DOVARIABLE
-PFA_UDINT:
- .dw 225
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UDCON:
- .dw $ff05
- .db "UDCON",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UDCON
-XT_UDCON:
- .dw PFA_DOVARIABLE
-PFA_UDCON:
- .dw 224
-
-.endif
-.if WANT_USB_GLOBAL == 1
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_OTGINT:
- .dw $ff06
- .db "OTGINT"
- .dw VE_HEAD
- .set VE_HEAD=VE_OTGINT
-XT_OTGINT:
- .dw PFA_DOVARIABLE
-PFA_OTGINT:
- .dw 223
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_OTGIEN:
- .dw $ff06
- .db "OTGIEN"
- .dw VE_HEAD
- .set VE_HEAD=VE_OTGIEN
-XT_OTGIEN:
- .dw PFA_DOVARIABLE
-PFA_OTGIEN:
- .dw 222
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_OTGCON:
- .dw $ff06
- .db "OTGCON"
- .dw VE_HEAD
- .set VE_HEAD=VE_OTGCON
-XT_OTGCON:
- .dw PFA_DOVARIABLE
-PFA_OTGCON:
- .dw 221
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_OTGTCON:
- .dw $ff07
- .db "OTGTCON",0
- .dw VE_HEAD
- .set VE_HEAD=VE_OTGTCON
-XT_OTGTCON:
- .dw PFA_DOVARIABLE
-PFA_OTGTCON:
- .dw 249
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_USBINT:
- .dw $ff06
- .db "USBINT"
- .dw VE_HEAD
- .set VE_HEAD=VE_USBINT
-XT_USBINT:
- .dw PFA_DOVARIABLE
-PFA_USBINT:
- .dw 218
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_USBSTA:
- .dw $ff06
- .db "USBSTA"
- .dw VE_HEAD
- .set VE_HEAD=VE_USBSTA
-XT_USBSTA:
- .dw PFA_DOVARIABLE
-PFA_USBSTA:
- .dw 217
-; ( -- addr ) System Constant
-; R( -- )
-; USB General Control Register
-VE_USBCON:
- .dw $ff06
- .db "USBCON"
- .dw VE_HEAD
- .set VE_HEAD=VE_USBCON
-XT_USBCON:
- .dw PFA_DOVARIABLE
-PFA_USBCON:
- .dw 216
-; ( -- addr ) System Constant
-; R( -- )
-; USB Hardware Configuration Register
-VE_UHWCON:
- .dw $ff06
- .db "UHWCON"
- .dw VE_HEAD
- .set VE_HEAD=VE_UHWCON
-XT_UHWCON:
- .dw PFA_DOVARIABLE
-PFA_UHWCON:
- .dw 215
-
-.endif
-.if WANT_USB_HOST == 1
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UPERRX:
- .dw $ff06
- .db "UPERRX"
- .dw VE_HEAD
- .set VE_HEAD=VE_UPERRX
-XT_UPERRX:
- .dw PFA_DOVARIABLE
-PFA_UPERRX:
- .dw 245
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UPINT:
- .dw $ff05
- .db "UPINT",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UPINT
-XT_UPINT:
- .dw PFA_DOVARIABLE
-PFA_UPINT:
- .dw 248
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UPBCHX:
- .dw $ff06
- .db "UPBCHX"
- .dw VE_HEAD
- .set VE_HEAD=VE_UPBCHX
-XT_UPBCHX:
- .dw PFA_DOVARIABLE
-PFA_UPBCHX:
- .dw 247
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UPBCLX:
- .dw $ff06
- .db "UPBCLX"
- .dw VE_HEAD
- .set VE_HEAD=VE_UPBCLX
-XT_UPBCLX:
- .dw PFA_DOVARIABLE
-PFA_UPBCLX:
- .dw 246
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UPDATX:
- .dw $ff06
- .db "UPDATX"
- .dw VE_HEAD
- .set VE_HEAD=VE_UPDATX
-XT_UPDATX:
- .dw PFA_DOVARIABLE
-PFA_UPDATX:
- .dw 175
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UPIENX:
- .dw $ff06
- .db "UPIENX"
- .dw VE_HEAD
- .set VE_HEAD=VE_UPIENX
-XT_UPIENX:
- .dw PFA_DOVARIABLE
-PFA_UPIENX:
- .dw 174
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UPCFG2X:
- .dw $ff07
- .db "UPCFG2X",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UPCFG2X
-XT_UPCFG2X:
- .dw PFA_DOVARIABLE
-PFA_UPCFG2X:
- .dw 173
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UPSTAX:
- .dw $ff06
- .db "UPSTAX"
- .dw VE_HEAD
- .set VE_HEAD=VE_UPSTAX
-XT_UPSTAX:
- .dw PFA_DOVARIABLE
-PFA_UPSTAX:
- .dw 172
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UPCFG1X:
- .dw $ff07
- .db "UPCFG1X",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UPCFG1X
-XT_UPCFG1X:
- .dw PFA_DOVARIABLE
-PFA_UPCFG1X:
- .dw 171
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UPCFG0X:
- .dw $ff07
- .db "UPCFG0X",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UPCFG0X
-XT_UPCFG0X:
- .dw PFA_DOVARIABLE
-PFA_UPCFG0X:
- .dw 170
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UPCONX:
- .dw $ff06
- .db "UPCONX"
- .dw VE_HEAD
- .set VE_HEAD=VE_UPCONX
-XT_UPCONX:
- .dw PFA_DOVARIABLE
-PFA_UPCONX:
- .dw 169
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UPRST:
- .dw $ff05
- .db "UPRST",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UPRST
-XT_UPRST:
- .dw PFA_DOVARIABLE
-PFA_UPRST:
- .dw 168
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UPNUM:
- .dw $ff05
- .db "UPNUM",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UPNUM
-XT_UPNUM:
- .dw PFA_DOVARIABLE
-PFA_UPNUM:
- .dw 167
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UPINTX:
- .dw $ff06
- .db "UPINTX"
- .dw VE_HEAD
- .set VE_HEAD=VE_UPINTX
-XT_UPINTX:
- .dw PFA_DOVARIABLE
-PFA_UPINTX:
- .dw 166
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UPINRQX:
- .dw $ff07
- .db "UPINRQX",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UPINRQX
-XT_UPINRQX:
- .dw PFA_DOVARIABLE
-PFA_UPINRQX:
- .dw 165
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UHFLEN:
- .dw $ff06
- .db "UHFLEN"
- .dw VE_HEAD
- .set VE_HEAD=VE_UHFLEN
-XT_UHFLEN:
- .dw PFA_DOVARIABLE
-PFA_UHFLEN:
- .dw 164
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UHFNUM:
- .dw $ff06
- .db "UHFNUM"
- .dw VE_HEAD
- .set VE_HEAD=VE_UHFNUM
-XT_UHFNUM:
- .dw PFA_DOVARIABLE
-PFA_UHFNUM:
- .dw 162
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UHADDR:
- .dw $ff06
- .db "UHADDR"
- .dw VE_HEAD
- .set VE_HEAD=VE_UHADDR
-XT_UHADDR:
- .dw PFA_DOVARIABLE
-PFA_UHADDR:
- .dw 161
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UHIEN:
- .dw $ff05
- .db "UHIEN",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UHIEN
-XT_UHIEN:
- .dw PFA_DOVARIABLE
-PFA_UHIEN:
- .dw 160
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UHINT:
- .dw $ff05
- .db "UHINT",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UHINT
-XT_UHINT:
- .dw PFA_DOVARIABLE
-PFA_UHINT:
- .dw 159
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_UHCON:
- .dw $ff05
- .db "UHCON",0
- .dw VE_HEAD
- .set VE_HEAD=VE_UHCON
-XT_UHCON:
- .dw PFA_DOVARIABLE
-PFA_UHCON:
- .dw 158
-
-.endif
-.if WANT_BOOT_LOAD == 1
-; ( -- addr ) System Constant
-; R( -- )
-; Store Program Memory Control Register
-VE_SPMCSR:
- .dw $ff06
- .db "SPMCSR"
- .dw VE_HEAD
- .set VE_HEAD=VE_SPMCSR
-XT_SPMCSR:
- .dw PFA_DOVARIABLE
-PFA_SPMCSR:
- .dw 87
-
-.endif
-.if WANT_EEPROM == 1
-; ( -- addr ) System Constant
-; R( -- )
-; EEPROM Address Register Low Bytes
-VE_EEAR:
- .dw $ff04
- .db "EEAR"
- .dw VE_HEAD
- .set VE_HEAD=VE_EEAR
-XT_EEAR:
- .dw PFA_DOVARIABLE
-PFA_EEAR:
- .dw 65
-; ( -- addr ) System Constant
-; R( -- )
-; EEPROM Data Register
-VE_EEDR:
- .dw $ff04
- .db "EEDR"
- .dw VE_HEAD
- .set VE_HEAD=VE_EEDR
-XT_EEDR:
- .dw PFA_DOVARIABLE
-PFA_EEDR:
- .dw 64
-; ( -- addr ) System Constant
-; R( -- )
-; EEPROM Control Register
-VE_EECR:
- .dw $ff04
- .db "EECR"
- .dw VE_HEAD
- .set VE_HEAD=VE_EECR
-XT_EECR:
- .dw PFA_DOVARIABLE
-PFA_EECR:
- .dw 63
-
-.endif
-.if WANT_TIMER_COUNTER_0 == 1
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter0 Output Compare Register
-VE_OCR0B:
- .dw $ff05
- .db "OCR0B",0
- .dw VE_HEAD
- .set VE_HEAD=VE_OCR0B
-XT_OCR0B:
- .dw PFA_DOVARIABLE
-PFA_OCR0B:
- .dw 72
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter0 Output Compare Register
-VE_OCR0A:
- .dw $ff05
- .db "OCR0A",0
- .dw VE_HEAD
- .set VE_HEAD=VE_OCR0A
-XT_OCR0A:
- .dw PFA_DOVARIABLE
-PFA_OCR0A:
- .dw 71
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter0
-VE_TCNT0:
- .dw $ff05
- .db "TCNT0",0
- .dw VE_HEAD
- .set VE_HEAD=VE_TCNT0
-XT_TCNT0:
- .dw PFA_DOVARIABLE
-PFA_TCNT0:
- .dw 70
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter Control Register B
-VE_TCCR0B:
- .dw $ff06
- .db "TCCR0B"
- .dw VE_HEAD
- .set VE_HEAD=VE_TCCR0B
-XT_TCCR0B:
- .dw PFA_DOVARIABLE
-PFA_TCCR0B:
- .dw 69
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter Control Register A
-VE_TCCR0A:
- .dw $ff06
- .db "TCCR0A"
- .dw VE_HEAD
- .set VE_HEAD=VE_TCCR0A
-XT_TCCR0A:
- .dw PFA_DOVARIABLE
-PFA_TCCR0A:
- .dw 68
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter0 Interrupt Mask Register
-VE_TIMSK0:
- .dw $ff06
- .db "TIMSK0"
- .dw VE_HEAD
- .set VE_HEAD=VE_TIMSK0
-XT_TIMSK0:
- .dw PFA_DOVARIABLE
-PFA_TIMSK0:
- .dw 110
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter0 Interrupt Flag register
-VE_TIFR0:
- .dw $ff05
- .db "TIFR0",0
- .dw VE_HEAD
- .set VE_HEAD=VE_TIFR0
-XT_TIFR0:
- .dw PFA_DOVARIABLE
-PFA_TIFR0:
- .dw 53
-; ( -- addr ) System Constant
-; R( -- )
-; General Timer/Counter Control Register
-VE_GTCCR:
- .dw $ff05
- .db "GTCCR",0
- .dw VE_HEAD
- .set VE_HEAD=VE_GTCCR
-XT_GTCCR:
- .dw PFA_DOVARIABLE
-PFA_GTCCR:
- .dw 67
-
-.endif
-.if WANT_TIMER_COUNTER_2 == 1
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter Interrupt Mask register
-VE_TIMSK2:
- .dw $ff06
- .db "TIMSK2"
- .dw VE_HEAD
- .set VE_HEAD=VE_TIMSK2
-XT_TIMSK2:
- .dw PFA_DOVARIABLE
-PFA_TIMSK2:
- .dw 112
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter Interrupt Flag Register
-VE_TIFR2:
- .dw $ff05
- .db "TIFR2",0
- .dw VE_HEAD
- .set VE_HEAD=VE_TIFR2
-XT_TIFR2:
- .dw PFA_DOVARIABLE
-PFA_TIFR2:
- .dw 55
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter2 Control Register A
-VE_TCCR2A:
- .dw $ff06
- .db "TCCR2A"
- .dw VE_HEAD
- .set VE_HEAD=VE_TCCR2A
-XT_TCCR2A:
- .dw PFA_DOVARIABLE
-PFA_TCCR2A:
- .dw 176
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter2 Control Register B
-VE_TCCR2B:
- .dw $ff06
- .db "TCCR2B"
- .dw VE_HEAD
- .set VE_HEAD=VE_TCCR2B
-XT_TCCR2B:
- .dw PFA_DOVARIABLE
-PFA_TCCR2B:
- .dw 177
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter2
-VE_TCNT2:
- .dw $ff05
- .db "TCNT2",0
- .dw VE_HEAD
- .set VE_HEAD=VE_TCNT2
-XT_TCNT2:
- .dw PFA_DOVARIABLE
-PFA_TCNT2:
- .dw 178
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter2 Output Compare Register B
-VE_OCR2B:
- .dw $ff05
- .db "OCR2B",0
- .dw VE_HEAD
- .set VE_HEAD=VE_OCR2B
-XT_OCR2B:
- .dw PFA_DOVARIABLE
-PFA_OCR2B:
- .dw 180
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter2 Output Compare Register A
-VE_OCR2A:
- .dw $ff05
- .db "OCR2A",0
- .dw VE_HEAD
- .set VE_HEAD=VE_OCR2A
-XT_OCR2A:
- .dw PFA_DOVARIABLE
-PFA_OCR2A:
- .dw 179
-; ( -- addr ) System Constant
-; R( -- )
-; Asynchronous Status Register
-VE_ASSR:
- .dw $ff04
- .db "ASSR"
- .dw VE_HEAD
- .set VE_HEAD=VE_ASSR
-XT_ASSR:
- .dw PFA_DOVARIABLE
-PFA_ASSR:
- .dw 182
-
-.endif
-.if WANT_TIMER_COUNTER_3 == 1
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter3 Control Register A
-VE_TCCR3A:
- .dw $ff06
- .db "TCCR3A"
- .dw VE_HEAD
- .set VE_HEAD=VE_TCCR3A
-XT_TCCR3A:
- .dw PFA_DOVARIABLE
-PFA_TCCR3A:
- .dw 144
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter3 Control Register B
-VE_TCCR3B:
- .dw $ff06
- .db "TCCR3B"
- .dw VE_HEAD
- .set VE_HEAD=VE_TCCR3B
-XT_TCCR3B:
- .dw PFA_DOVARIABLE
-PFA_TCCR3B:
- .dw 145
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter 3 Control Register C
-VE_TCCR3C:
- .dw $ff06
- .db "TCCR3C"
- .dw VE_HEAD
- .set VE_HEAD=VE_TCCR3C
-XT_TCCR3C:
- .dw PFA_DOVARIABLE
-PFA_TCCR3C:
- .dw 146
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter3 Bytes
-VE_TCNT3:
- .dw $ff05
- .db "TCNT3",0
- .dw VE_HEAD
- .set VE_HEAD=VE_TCNT3
-XT_TCNT3:
- .dw PFA_DOVARIABLE
-PFA_TCNT3:
- .dw 148
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter3 Output Compare Register A Bytes
-VE_OCR3A:
- .dw $ff05
- .db "OCR3A",0
- .dw VE_HEAD
- .set VE_HEAD=VE_OCR3A
-XT_OCR3A:
- .dw PFA_DOVARIABLE
-PFA_OCR3A:
- .dw 152
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter3 Output Compare Register B Bytes
-VE_OCR3B:
- .dw $ff05
- .db "OCR3B",0
- .dw VE_HEAD
- .set VE_HEAD=VE_OCR3B
-XT_OCR3B:
- .dw PFA_DOVARIABLE
-PFA_OCR3B:
- .dw 154
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter3 Output Compare Register B Bytes
-VE_OCR3C:
- .dw $ff05
- .db "OCR3C",0
- .dw VE_HEAD
- .set VE_HEAD=VE_OCR3C
-XT_OCR3C:
- .dw PFA_DOVARIABLE
-PFA_OCR3C:
- .dw 156
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter3 Input Capture Register Bytes
-VE_ICR3:
- .dw $ff04
- .db "ICR3"
- .dw VE_HEAD
- .set VE_HEAD=VE_ICR3
-XT_ICR3:
- .dw PFA_DOVARIABLE
-PFA_ICR3:
- .dw 150
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter3 Interrupt Mask Register
-VE_TIMSK3:
- .dw $ff06
- .db "TIMSK3"
- .dw VE_HEAD
- .set VE_HEAD=VE_TIMSK3
-XT_TIMSK3:
- .dw PFA_DOVARIABLE
-PFA_TIMSK3:
- .dw 113
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter3 Interrupt Flag register
-VE_TIFR3:
- .dw $ff05
- .db "TIFR3",0
- .dw VE_HEAD
- .set VE_HEAD=VE_TIFR3
-XT_TIFR3:
- .dw PFA_DOVARIABLE
-PFA_TIFR3:
- .dw 56
-
-.endif
-.if WANT_TIMER_COUNTER_1 == 1
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter1 Control Register A
-VE_TCCR1A:
- .dw $ff06
- .db "TCCR1A"
- .dw VE_HEAD
- .set VE_HEAD=VE_TCCR1A
-XT_TCCR1A:
- .dw PFA_DOVARIABLE
-PFA_TCCR1A:
- .dw 128
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter1 Control Register B
-VE_TCCR1B:
- .dw $ff06
- .db "TCCR1B"
- .dw VE_HEAD
- .set VE_HEAD=VE_TCCR1B
-XT_TCCR1B:
- .dw PFA_DOVARIABLE
-PFA_TCCR1B:
- .dw 129
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter 1 Control Register C
-VE_TCCR1C:
- .dw $ff06
- .db "TCCR1C"
- .dw VE_HEAD
- .set VE_HEAD=VE_TCCR1C
-XT_TCCR1C:
- .dw PFA_DOVARIABLE
-PFA_TCCR1C:
- .dw 130
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter1 Bytes
-VE_TCNT1:
- .dw $ff05
- .db "TCNT1",0
- .dw VE_HEAD
- .set VE_HEAD=VE_TCNT1
-XT_TCNT1:
- .dw PFA_DOVARIABLE
-PFA_TCNT1:
- .dw 132
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter1 Output Compare Register A Bytes
-VE_OCR1A:
- .dw $ff05
- .db "OCR1A",0
- .dw VE_HEAD
- .set VE_HEAD=VE_OCR1A
-XT_OCR1A:
- .dw PFA_DOVARIABLE
-PFA_OCR1A:
- .dw 136
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter1 Output Compare Register B Bytes
-VE_OCR1B:
- .dw $ff05
- .db "OCR1B",0
- .dw VE_HEAD
- .set VE_HEAD=VE_OCR1B
-XT_OCR1B:
- .dw PFA_DOVARIABLE
-PFA_OCR1B:
- .dw 138
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter1 Output Compare Register C Bytes
-VE_OCR1C:
- .dw $ff05
- .db "OCR1C",0
- .dw VE_HEAD
- .set VE_HEAD=VE_OCR1C
-XT_OCR1C:
- .dw PFA_DOVARIABLE
-PFA_OCR1C:
- .dw 140
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter1 Input Capture Register Bytes
-VE_ICR1:
- .dw $ff04
- .db "ICR1"
- .dw VE_HEAD
- .set VE_HEAD=VE_ICR1
-XT_ICR1:
- .dw PFA_DOVARIABLE
-PFA_ICR1:
- .dw 134
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter1 Interrupt Mask Register
-VE_TIMSK1:
- .dw $ff06
- .db "TIMSK1"
- .dw VE_HEAD
- .set VE_HEAD=VE_TIMSK1
-XT_TIMSK1:
- .dw PFA_DOVARIABLE
-PFA_TIMSK1:
- .dw 111
-; ( -- addr ) System Constant
-; R( -- )
-; Timer/Counter1 Interrupt Flag register
-VE_TIFR1:
- .dw $ff05
- .db "TIFR1",0
- .dw VE_HEAD
- .set VE_HEAD=VE_TIFR1
-XT_TIFR1:
- .dw PFA_DOVARIABLE
-PFA_TIFR1:
- .dw 54
-
-.endif
-.if WANT_JTAG == 1
-; ( -- addr ) System Constant
-; R( -- )
-; On-Chip Debug Related Register in I/O Memory
-VE_OCDR:
- .dw $ff04
- .db "OCDR"
- .dw VE_HEAD
- .set VE_HEAD=VE_OCDR
-XT_OCDR:
- .dw PFA_DOVARIABLE
-PFA_OCDR:
- .dw 81
-
-.endif
-.if WANT_EXTERNAL_INTERRUPT == 1
-; ( -- addr ) System Constant
-; R( -- )
-; External Interrupt Control Register A
-VE_EICRA:
- .dw $ff05
- .db "EICRA",0
- .dw VE_HEAD
- .set VE_HEAD=VE_EICRA
-XT_EICRA:
- .dw PFA_DOVARIABLE
-PFA_EICRA:
- .dw 105
-; ( -- addr ) System Constant
-; R( -- )
-; External Interrupt Control Register B
-VE_EICRB:
- .dw $ff05
- .db "EICRB",0
- .dw VE_HEAD
- .set VE_HEAD=VE_EICRB
-XT_EICRB:
- .dw PFA_DOVARIABLE
-PFA_EICRB:
- .dw 106
-; ( -- addr ) System Constant
-; R( -- )
-; External Interrupt Mask Register
-VE_EIMSK:
- .dw $ff05
- .db "EIMSK",0
- .dw VE_HEAD
- .set VE_HEAD=VE_EIMSK
-XT_EIMSK:
- .dw PFA_DOVARIABLE
-PFA_EIMSK:
- .dw 61
-; ( -- addr ) System Constant
-; R( -- )
-; External Interrupt Flag Register
-VE_EIFR:
- .dw $ff04
- .db "EIFR"
- .dw VE_HEAD
- .set VE_HEAD=VE_EIFR
-XT_EIFR:
- .dw PFA_DOVARIABLE
-PFA_EIFR:
- .dw 60
-; ( -- addr ) System Constant
-; R( -- )
-; Pin Change Mask Register 0
-VE_PCMSK0:
- .dw $ff06
- .db "PCMSK0"
- .dw VE_HEAD
- .set VE_HEAD=VE_PCMSK0
-XT_PCMSK0:
- .dw PFA_DOVARIABLE
-PFA_PCMSK0:
- .dw 107
-; ( -- addr ) System Constant
-; R( -- )
-; Pin Change Interrupt Flag Register
-VE_PCIFR:
- .dw $ff05
- .db "PCIFR",0
- .dw VE_HEAD
- .set VE_HEAD=VE_PCIFR
-XT_PCIFR:
- .dw PFA_DOVARIABLE
-PFA_PCIFR:
- .dw 59
-; ( -- addr ) System Constant
-; R( -- )
-; Pin Change Interrupt Control Register
-VE_PCICR:
- .dw $ff05
- .db "PCICR",0
- .dw VE_HEAD
- .set VE_HEAD=VE_PCICR
-XT_PCICR:
- .dw PFA_DOVARIABLE
-PFA_PCICR:
- .dw 104
-
-.endif
-.if WANT_AD_CONVERTER == 1
-; ( -- addr ) System Constant
-; R( -- )
-; The ADC multiplexer Selection Register
-VE_ADMUX:
- .dw $ff05
- .db "ADMUX",0
- .dw VE_HEAD
- .set VE_HEAD=VE_ADMUX
-XT_ADMUX:
- .dw PFA_DOVARIABLE
-PFA_ADMUX:
- .dw 124
-; ( -- addr ) System Constant
-; R( -- )
-; The ADC Control and Status register
-VE_ADCSRA:
- .dw $ff06
- .db "ADCSRA"
- .dw VE_HEAD
- .set VE_HEAD=VE_ADCSRA
-XT_ADCSRA:
- .dw PFA_DOVARIABLE
-PFA_ADCSRA:
- .dw 122
-; ( -- addr ) System Constant
-; R( -- )
-; ADC Data Register Bytes
-VE_ADC:
- .dw $ff03
- .db "ADC",0
- .dw VE_HEAD
- .set VE_HEAD=VE_ADC
-XT_ADC:
- .dw PFA_DOVARIABLE
-PFA_ADC:
- .dw 120
-; ( -- addr ) System Constant
-; R( -- )
-; ADC Control and Status Register B
-VE_ADCSRB:
- .dw $ff06
- .db "ADCSRB"
- .dw VE_HEAD
- .set VE_HEAD=VE_ADCSRB
-XT_ADCSRB:
- .dw PFA_DOVARIABLE
-PFA_ADCSRB:
- .dw 123
-; ( -- addr ) System Constant
-; R( -- )
-; Digital Input Disable Register 1
-VE_DIDR0:
- .dw $ff05
- .db "DIDR0",0
- .dw VE_HEAD
- .set VE_HEAD=VE_DIDR0
-XT_DIDR0:
- .dw PFA_DOVARIABLE
-PFA_DIDR0:
- .dw 126
-
-.endif
-.if WANT_ANALOG_COMPARATOR == 1
-; ( -- addr ) System Constant
-; R( -- )
-; Analog Comparator Control And Status Register
-VE_ACSR:
- .dw $ff04
- .db "ACSR"
- .dw VE_HEAD
- .set VE_HEAD=VE_ACSR
-XT_ACSR:
- .dw PFA_DOVARIABLE
-PFA_ACSR:
- .dw 80
-; ( -- addr ) System Constant
-; R( -- )
-;
-VE_DIDR1:
- .dw $ff05
- .db "DIDR1",0
- .dw VE_HEAD
- .set VE_HEAD=VE_DIDR1
-XT_DIDR1:
- .dw PFA_DOVARIABLE
-PFA_DIDR1:
- .dw 127
-
-.endif
-.if WANT_PLL == 1
-; ( -- addr ) System Constant
-; R( -- )
-; PLL Status and Control register
-VE_PLLCSR:
- .dw $ff06
- .db "PLLCSR"
- .dw VE_HEAD
- .set VE_HEAD=VE_PLLCSR
-XT_PLLCSR:
- .dw PFA_DOVARIABLE
-PFA_PLLCSR:
- .dw 73
-
-.endif
diff --git a/amforth-6.5/avr8/devices/at90usb647/device.py b/amforth-6.5/avr8/devices/at90usb647/device.py
deleted file mode 100644
index 485b265..0000000
--- a/amforth-6.5/avr8/devices/at90usb647/device.py
+++ /dev/null
@@ -1,625 +0,0 @@
-# Generated Automatically
-
-# Partname AT90USB647
-
-MCUREGS = {
-# Interrupt Vectors
- 'INT0Addr' : '#2', # External Interrupt Request 0
- 'INT1Addr' : '#4', # External Interrupt Request 1
- 'INT2Addr' : '#6', # External Interrupt Request 2
- 'INT3Addr' : '#8', # External Interrupt Request 3
- 'INT4Addr' : '#10', # External Interrupt Request 4
- 'INT5Addr' : '#12', # External Interrupt Request 5
- 'INT6Addr' : '#14', # External Interrupt Request 6
- 'INT7Addr' : '#16', # External Interrupt Request 7
- 'PCINT0Addr' : '#18', # Pin Change Interrupt Request 0
- 'USB_GENAddr' : '#20', # USB General Interrupt Request
- 'USB_COMAddr' : '#22', # USB Endpoint/Pipe Interrupt Communication Request
- 'WDTAddr' : '#24', # Watchdog Time-out Interrupt
- 'TIMER2_COMPAAddr' : '#26', # Timer/Counter2 Compare Match A
- 'TIMER2_COMPBAddr' : '#28', # Timer/Counter2 Compare Match B
- 'TIMER2_OVFAddr' : '#30', # Timer/Counter2 Overflow
- 'TIMER1_CAPTAddr' : '#32', # Timer/Counter1 Capture Event
- 'TIMER1_COMPAAddr' : '#34', # Timer/Counter1 Compare Match A
- 'TIMER1_COMPBAddr' : '#36', # Timer/Counter1 Compare Match B
- 'TIMER1_COMPCAddr' : '#38', # Timer/Counter1 Compare Match C
- 'TIMER1_OVFAddr' : '#40', # Timer/Counter1 Overflow
- 'TIMER0_COMPAAddr' : '#42', # Timer/Counter0 Compare Match A
- 'TIMER0_COMPBAddr' : '#44', # Timer/Counter0 Compare Match B
- 'TIMER0_OVFAddr' : '#46', # Timer/Counter0 Overflow
- 'SPI_STCAddr' : '#48', # SPI Serial Transfer Complete
- 'USART1_RXAddr' : '#50', # USART1, Rx Complete
- 'USART1_UDREAddr' : '#52', # USART1 Data register Empty
- 'USART1_TXAddr' : '#54', # USART1, Tx Complete
- 'ANALOG_COMPAddr' : '#56', # Analog Comparator
- 'ADCAddr' : '#58', # ADC Conversion Complete
- 'EE_READYAddr' : '#60', # EEPROM Ready
- 'TIMER3_CAPTAddr' : '#62', # Timer/Counter3 Capture Event
- 'TIMER3_COMPAAddr' : '#64', # Timer/Counter3 Compare Match A
- 'TIMER3_COMPBAddr' : '#66', # Timer/Counter3 Compare Match B
- 'TIMER3_COMPCAddr' : '#68', # Timer/Counter3 Compare Match C
- 'TIMER3_OVFAddr' : '#70', # Timer/Counter3 Overflow
- 'TWIAddr' : '#72', # 2-wire Serial Interface
- 'SPM_READYAddr' : '#74', # Store Program Memory Read
-
-# Module WATCHDOG
- 'WDTCSR' : '$60', # Watchdog Timer Control Registe
- 'WDTCSR_WDIF': '$80', # Watchdog Timeout Interrupt Fla
- 'WDTCSR_WDIE': '$40', # Watchdog Timeout Interrupt Ena
- 'WDTCSR_WDP': '$27', # Watchdog Timer Prescaler Bits
- 'WDTCSR_WDCE': '$10', # Watchdog Change Enable
- 'WDTCSR_WDE': '$8', # Watch Dog Enable
-
-# Module PORTA
- 'PORTA' : '$22', # Port A Data Register
- 'DDRA' : '$21', # Port A Data Direction Register
- 'PINA' : '$20', # Port A Input Pins
-
-# Module PORTB
- 'PORTB' : '$25', # Port B Data Register
- 'DDRB' : '$24', # Port B Data Direction Register
- 'PINB' : '$23', # Port B Input Pins
-
-# Module PORTC
- 'PORTC' : '$28', # Port C Data Register
- 'DDRC' : '$27', # Port C Data Direction Register
- 'PINC' : '$26', # Port C Input Pins
-
-# Module PORTD
- 'PORTD' : '$2b', # Port D Data Register
- 'DDRD' : '$2a', # Port D Data Direction Register
- 'PIND' : '$29', # Port D Input Pins
-
-# Module PORTE
- 'PORTE' : '$2e', # Data Register, Port E
- 'DDRE' : '$2d', # Data Direction Register, Port
- 'PINE' : '$2c', # Input Pins, Port E
-
-# Module PORTF
- 'PORTF' : '$31', # Data Register, Port F
- 'DDRF' : '$30', # Data Direction Register, Port
- 'PINF' : '$2f', # Input Pins, Port F
-
-# Module CPU
- 'SREG' : '$5f', # Status Register
- 'SREG_I': '$80', # Global Interrupt Enable
- 'SREG_T': '$40', # Bit Copy Storage
- 'SREG_H': '$20', # Half Carry Flag
- 'SREG_S': '$10', # Sign Bit
- 'SREG_V': '$8', # Two's Complement Overflow Flag
- 'SREG_N': '$4', # Negative Flag
- 'SREG_Z': '$2', # Zero Flag
- 'SREG_C': '$1', # Carry Flag
- 'SP' : '$5d', # Stack Pointer
- 'MCUCR' : '$55', # MCU Control Register
- 'MCUCR_JTD': '$80', # JTAG Interface Disable
- 'MCUCR_PUD': '$10', # Pull-up disable
- 'MCUCR_IVSEL': '$2', # Interrupt Vector Select
- 'MCUCR_IVCE': '$1', # Interrupt Vector Change Enable
- 'MCUSR' : '$54', # MCU Status Register
- 'MCUSR_JTRF': '$10', # JTAG Reset Flag
- 'MCUSR_WDRF': '$8', # Watchdog Reset Flag
- 'MCUSR_BORF': '$4', # Brown-out Reset Flag
- 'MCUSR_EXTRF': '$2', # External Reset Flag
- 'MCUSR_PORF': '$1', # Power-on reset flag
- 'XMCRA' : '$74', # External Memory Control Regist
- 'XMCRA_SRE': '$80', # External SRAM Enable
- 'XMCRA_SRL': '$70', # Wait state page limit
- 'XMCRA_SRW1': '$c', # Wait state select bit upper pa
- 'XMCRA_SRW0': '$3', # Wait state select bit lower pa
- 'XMCRB' : '$75', # External Memory Control Regist
- 'XMCRB_XMBK': '$80', # External Memory Bus Keeper Ena
- 'XMCRB_XMM': '$7', # External Memory High Mask
- 'OSCCAL' : '$66', # Oscillator Calibration Value
- 'CLKPR' : '$61', #
- 'CLKPR_CLKPCE': '$80', #
- 'CLKPR_CLKPS': '$f', #
- 'SMCR' : '$53', # Sleep Mode Control Register
- 'SMCR_SM': '$e', # Sleep Mode Select bits
- 'SMCR_SE': '$1', # Sleep Enable
- 'EIND' : '$5c', # Extended Indirect Register
- 'RAMPZ' : '$5b', # RAM Page Z Select Register
- 'GPIOR2' : '$4b', # General Purpose IO Register 2
- 'GPIOR2_GPIOR': '$ff', # General Purpose IO Register 2
- 'GPIOR1' : '$4a', # General Purpose IO Register 1
- 'GPIOR1_GPIOR': '$ff', # General Purpose IO Register 1
- 'GPIOR0' : '$3e', # General Purpose IO Register 0
- 'GPIOR0_GPIOR07': '$80', # General Purpose IO Register 0
- 'GPIOR0_GPIOR06': '$40', # General Purpose IO Register 0
- 'GPIOR0_GPIOR05': '$20', # General Purpose IO Register 0
- 'GPIOR0_GPIOR04': '$10', # General Purpose IO Register 0
- 'GPIOR0_GPIOR03': '$8', # General Purpose IO Register 0
- 'GPIOR0_GPIOR02': '$4', # General Purpose IO Register 0
- 'GPIOR0_GPIOR01': '$2', # General Purpose IO Register 0
- 'GPIOR0_GPIOR00': '$1', # General Purpose IO Register 0
- 'PRR1' : '$65', # Power Reduction Register1
- 'PRR1_PRUSB': '$80', # Power Reduction USB
- 'PRR1_PRTIM3': '$8', # Power Reduction Timer/Counter3
- 'PRR1_PRUSART1': '$1', # Power Reduction USART1
- 'PRR0' : '$64', # Power Reduction Register0
- 'PRR0_PRTWI': '$80', # Power Reduction TWI
- 'PRR0_PRTIM2': '$40', # Power Reduction Timer/Counter2
- 'PRR0_PRTIM0': '$20', # Power Reduction Timer/Counter0
- 'PRR0_PRTIM1': '$8', # Power Reduction Timer/Counter1
- 'PRR0_PRSPI': '$4', # Power Reduction Serial Periphe
- 'PRR0_PRADC': '$1', # Power Reduction ADC
-
-# Module TWI
- 'TWAMR' : '$bd', # TWI (Slave) Address Mask Regis
- 'TWAMR_TWAM': '$fe', #
- 'TWBR' : '$b8', # TWI Bit Rate register
- 'TWCR' : '$bc', # TWI Control Register
- 'TWCR_TWINT': '$80', # TWI Interrupt Flag
- 'TWCR_TWEA': '$40', # TWI Enable Acknowledge Bit
- 'TWCR_TWSTA': '$20', # TWI Start Condition Bit
- 'TWCR_TWSTO': '$10', # TWI Stop Condition Bit
- 'TWCR_TWWC': '$8', # TWI Write Collition Flag
- 'TWCR_TWEN': '$4', # TWI Enable Bit
- 'TWCR_TWIE': '$1', # TWI Interrupt Enable
- 'TWSR' : '$b9', # TWI Status Register
- 'TWSR_TWS': '$f8', # TWI Status
- 'TWSR_TWPS': '$3', # TWI Prescaler
- 'TWDR' : '$bb', # TWI Data register
- 'TWAR' : '$ba', # TWI (Slave) Address register
- 'TWAR_TWA': '$fe', # TWI (Slave) Address register B
- 'TWAR_TWGCE': '$1', # TWI General Call Recognition E
-
-# Module SPI
- 'SPCR' : '$4c', # SPI Control Register
- 'SPCR_SPIE': '$80', # SPI Interrupt Enable
- 'SPCR_SPE': '$40', # SPI Enable
- 'SPCR_DORD': '$20', # Data Order
- 'SPCR_MSTR': '$10', # Master/Slave Select
- 'SPCR_CPOL': '$8', # Clock polarity
- 'SPCR_CPHA': '$4', # Clock Phase
- 'SPCR_SPR': '$3', # SPI Clock Rate Selects
- 'SPSR' : '$4d', # SPI Status Register
- 'SPSR_SPIF': '$80', # SPI Interrupt Flag
- 'SPSR_WCOL': '$40', # Write Collision Flag
- 'SPSR_SPI2X': '$1', # Double SPI Speed Bit
- 'SPDR' : '$4e', # SPI Data Register
-
-# Module USART1
- 'UDR1' : '$ce', # USART I/O Data Register
- 'UCSR1A' : '$c8', # USART Control and Status Regis
- 'UCSR1A_RXC1': '$80', # USART Receive Complete
- 'UCSR1A_TXC1': '$40', # USART Transmitt Complete
- 'UCSR1A_UDRE1': '$20', # USART Data Register Empty
- 'UCSR1A_FE1': '$10', # Framing Error
- 'UCSR1A_DOR1': '$8', # Data overRun
- 'UCSR1A_UPE1': '$4', # Parity Error
- 'UCSR1A_U2X1': '$2', # Double the USART transmission
- 'UCSR1A_MPCM1': '$1', # Multi-processor Communication
- 'UCSR1B' : '$c9', # USART Control and Status Regis
- 'UCSR1B_RXCIE1': '$80', # RX Complete Interrupt Enable
- 'UCSR1B_TXCIE1': '$40', # TX Complete Interrupt Enable
- 'UCSR1B_UDRIE1': '$20', # USART Data register Empty Inte
- 'UCSR1B_RXEN1': '$10', # Receiver Enable
- 'UCSR1B_TXEN1': '$8', # Transmitter Enable
- 'UCSR1B_UCSZ12': '$4', # Character Size
- 'UCSR1B_RXB81': '$2', # Receive Data Bit 8
- 'UCSR1B_TXB81': '$1', # Transmit Data Bit 8
- 'UCSR1C' : '$ca', # USART Control and Status Regis
- 'UCSR1C_UMSEL1': '$c0', # USART Mode Select
- 'UCSR1C_UPM1': '$30', # Parity Mode Bits
- 'UCSR1C_USBS1': '$8', # Stop Bit Select
- 'UCSR1C_UCSZ1': '$6', # Character Size
- 'UCSR1C_UCPOL1': '$1', # Clock Polarity
- 'UBRR1' : '$cc', # USART Baud Rate Register Byte
-
-# Module USB_DEVICE
- 'UEINT' : '$f4', #
- 'UEBCHX' : '$f3', #
- 'UEBCLX' : '$f2', #
- 'UEDATX' : '$f1', #
- 'UEIENX' : '$f0', #
- 'UEIENX_FLERRE': '$80', #
- 'UEIENX_NAKINE': '$40', #
- 'UEIENX_NAKOUTE': '$10', #
- 'UEIENX_RXSTPE': '$8', #
- 'UEIENX_RXOUTE': '$4', #
- 'UEIENX_STALLEDE': '$2', #
- 'UEIENX_TXINE': '$1', #
- 'UESTA1X' : '$ef', #
- 'UESTA1X_CTRLDIR': '$4', #
- 'UESTA1X_CURRBK': '$3', #
- 'UESTA0X' : '$ee', #
- 'UESTA0X_CFGOK': '$80', #
- 'UESTA0X_OVERFI': '$40', #
- 'UESTA0X_UNDERFI': '$20', #
- 'UESTA0X_DTSEQ': '$c', #
- 'UESTA0X_NBUSYBK': '$3', #
- 'UECFG1X' : '$ed', #
- 'UECFG1X_EPSIZE': '$70', #
- 'UECFG1X_EPBK': '$c', #
- 'UECFG1X_ALLOC': '$2', #
- 'UECFG0X' : '$ec', #
- 'UECFG0X_EPTYPE': '$c0', #
- 'UECFG0X_EPDIR': '$1', #
- 'UECONX' : '$eb', #
- 'UECONX_STALLRQ': '$20', #
- 'UECONX_STALLRQC': '$10', #
- 'UECONX_RSTDT': '$8', #
- 'UECONX_EPEN': '$1', #
- 'UERST' : '$ea', #
- 'UERST_EPRST': '$7f', #
- 'UENUM' : '$e9', #
- 'UEINTX' : '$e8', #
- 'UEINTX_FIFOCON': '$80', #
- 'UEINTX_NAKINI': '$40', #
- 'UEINTX_RWAL': '$20', #
- 'UEINTX_NAKOUTI': '$10', #
- 'UEINTX_RXSTPI': '$8', #
- 'UEINTX_RXOUTI': '$4', #
- 'UEINTX_STALLEDI': '$2', #
- 'UEINTX_TXINI': '$1', #
- 'UDMFN' : '$e6', #
- 'UDMFN_FNCERR': '$10', #
- 'UDFNUM' : '$e4', #
- 'UDADDR' : '$e3', #
- 'UDADDR_ADDEN': '$80', #
- 'UDADDR_UADD': '$7f', #
- 'UDIEN' : '$e2', #
- 'UDIEN_UPRSME': '$40', #
- 'UDIEN_EORSME': '$20', #
- 'UDIEN_WAKEUPE': '$10', #
- 'UDIEN_EORSTE': '$8', #
- 'UDIEN_SOFE': '$4', #
- 'UDIEN_SUSPE': '$1', #
- 'UDINT' : '$e1', #
- 'UDINT_UPRSMI': '$40', #
- 'UDINT_EORSMI': '$20', #
- 'UDINT_WAKEUPI': '$10', #
- 'UDINT_EORSTI': '$8', #
- 'UDINT_SOFI': '$4', #
- 'UDINT_SUSPI': '$1', #
- 'UDCON' : '$e0', #
- 'UDCON_LSM': '$4', #
- 'UDCON_RMWKUP': '$2', #
- 'UDCON_DETACH': '$1', #
-
-# Module USB_GLOBAL
- 'OTGINT' : '$df', #
- 'OTGINT_STOI': '$20', #
- 'OTGINT_HNPERRI': '$10', #
- 'OTGINT_ROLEEXI': '$8', #
- 'OTGINT_BCERRI': '$4', #
- 'OTGINT_VBERRI': '$2', #
- 'OTGINT_SRPI': '$1', #
- 'OTGIEN' : '$de', #
- 'OTGIEN_STOE': '$20', #
- 'OTGIEN_HNPERRE': '$10', #
- 'OTGIEN_ROLEEXE': '$8', #
- 'OTGIEN_BCERRE': '$4', #
- 'OTGIEN_VBERRE': '$2', #
- 'OTGIEN_SRPE': '$1', #
- 'OTGCON' : '$dd', #
- 'OTGCON_HNPREQ': '$20', #
- 'OTGCON_SRPREQ': '$10', #
- 'OTGCON_SRPSEL': '$8', #
- 'OTGCON_VBUSHWC': '$4', #
- 'OTGCON_VBUSREQ': '$2', #
- 'OTGCON_VBUSRQC': '$1', #
- 'OTGTCON' : '$f9', #
- 'OTGTCON_OTGTCON_7': '$80', #
- 'OTGTCON_PAGE': '$60', #
- 'OTGTCON_VALUE_2': '$7', #
- 'USBINT' : '$da', #
- 'USBINT_IDTI': '$2', #
- 'USBINT_VBUSTI': '$1', #
- 'USBSTA' : '$d9', #
- 'USBSTA_SPEED': '$8', #
- 'USBSTA_ID': '$2', #
- 'USBSTA_VBUS': '$1', #
- 'USBCON' : '$d8', # USB General Control Register
- 'USBCON_USBE': '$80', #
- 'USBCON_HOST': '$40', #
- 'USBCON_FRZCLK': '$20', #
- 'USBCON_OTGPADE': '$10', #
- 'USBCON_IDTE': '$2', #
- 'USBCON_VBUSTE': '$1', #
- 'UHWCON' : '$d7', # USB Hardware Configuration Reg
- 'UHWCON_UIMOD': '$80', #
- 'UHWCON_UIDE': '$40', #
- 'UHWCON_UVCONE': '$10', #
- 'UHWCON_UVREGE': '$1', #
-
-# Module USB_HOST
- 'UPERRX' : '$f5', #
- 'UPERRX_COUNTER': '$60', #
- 'UPERRX_CRC16': '$10', #
- 'UPERRX_TIMEOUT': '$8', #
- 'UPERRX_PID': '$4', #
- 'UPERRX_DATAPID': '$2', #
- 'UPERRX_DATATGL': '$1', #
- 'UPINT' : '$f8', #
- 'UPBCHX' : '$f7', #
- 'UPBCLX' : '$f6', #
- 'UPDATX' : '$af', #
- 'UPIENX' : '$ae', #
- 'UPIENX_FLERRE': '$80', #
- 'UPIENX_NAKEDE': '$40', #
- 'UPIENX_PERRE': '$10', #
- 'UPIENX_TXSTPE': '$8', #
- 'UPIENX_TXOUTE': '$4', #
- 'UPIENX_RXSTALLE': '$2', #
- 'UPIENX_RXINE': '$1', #
- 'UPCFG2X' : '$ad', #
- 'UPSTAX' : '$ac', #
- 'UPSTAX_CFGOK': '$80', #
- 'UPSTAX_OVERFI': '$40', #
- 'UPSTAX_UNDERFI': '$20', #
- 'UPSTAX_DTSEQ': '$c', #
- 'UPSTAX_NBUSYK': '$3', #
- 'UPCFG1X' : '$ab', #
- 'UPCFG1X_PSIZE': '$70', #
- 'UPCFG1X_PBK': '$c', #
- 'UPCFG1X_ALLOC': '$2', #
- 'UPCFG0X' : '$aa', #
- 'UPCFG0X_PTYPE': '$c0', #
- 'UPCFG0X_PTOKEN': '$30', #
- 'UPCFG0X_PEPNUM': '$f', #
- 'UPCONX' : '$a9', #
- 'UPCONX_PFREEZE': '$40', #
- 'UPCONX_INMODE': '$20', #
- 'UPCONX_RSTDT': '$8', #
- 'UPCONX_PEN': '$1', #
- 'UPRST' : '$a8', #
- 'UPRST_PRST': '$7f', #
- 'UPNUM' : '$a7', #
- 'UPINTX' : '$a6', #
- 'UPINTX_FIFOCON': '$80', #
- 'UPINTX_NAKEDI': '$40', #
- 'UPINTX_RWAL': '$20', #
- 'UPINTX_PERRI': '$10', #
- 'UPINTX_TXSTPI': '$8', #
- 'UPINTX_TXOUTI': '$4', #
- 'UPINTX_RXSTALLI': '$2', #
- 'UPINTX_RXINI': '$1', #
- 'UPINRQX' : '$a5', #
- 'UHFLEN' : '$a4', #
- 'UHFNUM' : '$a2', #
- 'UHADDR' : '$a1', #
- 'UHIEN' : '$a0', #
- 'UHIEN_HWUPE': '$40', #
- 'UHIEN_HSOFE': '$20', #
- 'UHIEN_RXRSME': '$10', #
- 'UHIEN_RSMEDE': '$8', #
- 'UHIEN_RSTE': '$4', #
- 'UHIEN_DDISCE': '$2', #
- 'UHIEN_DCONNE': '$1', #
- 'UHINT' : '$9f', #
- 'UHINT_UHUPI': '$40', #
- 'UHINT_HSOFI': '$20', #
- 'UHINT_RXRSMI': '$10', #
- 'UHINT_RSMEDI': '$8', #
- 'UHINT_RSTI': '$4', #
- 'UHINT_DDISCI': '$2', #
- 'UHINT_DCONNI': '$1', #
- 'UHCON' : '$9e', #
- 'UHCON_RESUME': '$4', #
- 'UHCON_RESET': '$2', #
- 'UHCON_SOFEN': '$1', #
-
-# Module BOOT_LOAD
- 'SPMCSR' : '$57', # Store Program Memory Control R
- 'SPMCSR_SPMIE': '$80', # SPM Interrupt Enable
- 'SPMCSR_RWWSB': '$40', # Read While Write Section Busy
- 'SPMCSR_SIGRD': '$20', # Signature Row Read
- 'SPMCSR_RWWSRE': '$10', # Read While Write section read
- 'SPMCSR_BLBSET': '$8', # Boot Lock Bit Set
- 'SPMCSR_PGWRT': '$4', # Page Write
- 'SPMCSR_PGERS': '$2', # Page Erase
- 'SPMCSR_SPMEN': '$1', # Store Program Memory Enable
-
-# Module EEPROM
- 'EEAR' : '$41', # EEPROM Address Register Low By
- 'EEDR' : '$40', # EEPROM Data Register
- 'EECR' : '$3f', # EEPROM Control Register
- 'EECR_EEPM': '$30', # EEPROM Programming Mode Bits
- 'EECR_EERIE': '$8', # EEPROM Ready Interrupt Enable
- 'EECR_EEMPE': '$4', # EEPROM Master Write Enable
- 'EECR_EEPE': '$2', # EEPROM Write Enable
- 'EECR_EERE': '$1', # EEPROM Read Enable
-
-# Module TIMER_COUNTER_0
- 'OCR0B' : '$48', # Timer/Counter0 Output Compare
- 'OCR0A' : '$47', # Timer/Counter0 Output Compare
- 'TCNT0' : '$46', # Timer/Counter0
- 'TCCR0B' : '$45', # Timer/Counter Control Register
- 'TCCR0B_FOC0A': '$80', # Force Output Compare A
- 'TCCR0B_FOC0B': '$40', # Force Output Compare B
- 'TCCR0B_WGM02': '$8', #
- 'TCCR0B_CS0': '$7', # Clock Select
- 'TCCR0A' : '$44', # Timer/Counter Control Registe
- 'TCCR0A_COM0A': '$c0', # Compare Output Mode, Phase Cor
- 'TCCR0A_COM0B': '$30', # Compare Output Mode, Fast PWm
- 'TCCR0A_WGM0': '$3', # Waveform Generation Mode
- 'TIMSK0' : '$6e', # Timer/Counter0 Interrupt Mask
- 'TIMSK0_OCIE0B': '$4', # Timer/Counter0 Output Compare
- 'TIMSK0_OCIE0A': '$2', # Timer/Counter0 Output Compare
- 'TIMSK0_TOIE0': '$1', # Timer/Counter0 Overflow Interr
- 'TIFR0' : '$35', # Timer/Counter0 Interrupt Flag
- 'TIFR0_OCF0B': '$4', # Timer/Counter0 Output Compare
- 'TIFR0_OCF0A': '$2', # Timer/Counter0 Output Compare
- 'TIFR0_TOV0': '$1', # Timer/Counter0 Overflow Flag
- 'GTCCR' : '$43', # General Timer/Counter Control
- 'GTCCR_TSM': '$80', # Timer/Counter Synchronization
- 'GTCCR_PSRSYNC': '$1', # Prescaler Reset Timer/Counter1
-
-# Module TIMER_COUNTER_2
- 'TIMSK2' : '$70', # Timer/Counter Interrupt Mask r
- 'TIMSK2_OCIE2B': '$4', # Timer/Counter2 Output Compare
- 'TIMSK2_OCIE2A': '$2', # Timer/Counter2 Output Compare
- 'TIMSK2_TOIE2': '$1', # Timer/Counter2 Overflow Interr
- 'TIFR2' : '$37', # Timer/Counter Interrupt Flag R
- 'TIFR2_OCF2B': '$4', # Output Compare Flag 2B
- 'TIFR2_OCF2A': '$2', # Output Compare Flag 2A
- 'TIFR2_TOV2': '$1', # Timer/Counter2 Overflow Flag
- 'TCCR2A' : '$b0', # Timer/Counter2 Control Registe
- 'TCCR2A_COM2A': '$c0', # Compare Output Mode bits
- 'TCCR2A_COM2B': '$30', # Compare Output Mode bits
- 'TCCR2A_WGM2': '$3', # Waveform Genration Mode
- 'TCCR2B' : '$b1', # Timer/Counter2 Control Registe
- 'TCCR2B_FOC2A': '$80', # Force Output Compare A
- 'TCCR2B_FOC2B': '$40', # Force Output Compare B
- 'TCCR2B_WGM22': '$8', # Waveform Generation Mode
- 'TCCR2B_CS2': '$7', # Clock Select bits
- 'TCNT2' : '$b2', # Timer/Counter2
- 'OCR2B' : '$b4', # Timer/Counter2 Output Compare
- 'OCR2A' : '$b3', # Timer/Counter2 Output Compare
- 'ASSR' : '$b6', # Asynchronous Status Register
- 'ASSR_EXCLK': '$40', # Enable External Clock Input
- 'ASSR_AS2': '$20', # Asynchronous Timer/Counter2
- 'ASSR_TCN2UB': '$10', # Timer/Counter2 Update Busy
- 'ASSR_OCR2AUB': '$8', # Output Compare Register2 Updat
- 'ASSR_OCR2BUB': '$4', # Output Compare Register 2 Upda
- 'ASSR_TCR2AUB': '$2', # Timer/Counter Control Register
- 'ASSR_TCR2BUB': '$1', # Timer/Counter Control Register
- 'GTCCR' : '$43', # General Timer Counter Control
- 'GTCCR_TSM': '$80', # Timer/Counter Synchronization
- 'GTCCR_PSRASY': '$2', # Prescaler Reset Timer/Counter2
-
-# Module TIMER_COUNTER_3
- 'TCCR3A' : '$90', # Timer/Counter3 Control Registe
- 'TCCR3A_COM3A': '$c0', # Compare Output Mode 1A, bits
- 'TCCR3A_COM3B': '$30', # Compare Output Mode 3B, bits
- 'TCCR3A_COM3C': '$c', # Compare Output Mode 3C, bits
- 'TCCR3A_WGM3': '$3', # Waveform Generation Mode
- 'TCCR3B' : '$91', # Timer/Counter3 Control Registe
- 'TCCR3B_ICNC3': '$80', # Input Capture 3 Noise Canceler
- 'TCCR3B_ICES3': '$40', # Input Capture 3 Edge Select
- 'TCCR3B_WGM3': '$18', # Waveform Generation Mode
- 'TCCR3B_CS3': '$7', # Prescaler source of Timer/Coun
- 'TCCR3C' : '$92', # Timer/Counter 3 Control Regist
- 'TCCR3C_FOC3A': '$80', # Force Output Compare 3A
- 'TCCR3C_FOC3B': '$40', # Force Output Compare 3B
- 'TCCR3C_FOC3C': '$20', # Force Output Compare 3C
- 'TCNT3' : '$94', # Timer/Counter3 Bytes
- 'OCR3A' : '$98', # Timer/Counter3 Output Compare
- 'OCR3B' : '$9a', # Timer/Counter3 Output Compare
- 'OCR3C' : '$9c', # Timer/Counter3 Output Compare
- 'ICR3' : '$96', # Timer/Counter3 Input Capture R
- 'TIMSK3' : '$71', # Timer/Counter3 Interrupt Mask
- 'TIMSK3_ICIE3': '$20', # Timer/Counter3 Input Capture I
- 'TIMSK3_OCIE3C': '$8', # Timer/Counter3 Output Compare
- 'TIMSK3_OCIE3B': '$4', # Timer/Counter3 Output Compare
- 'TIMSK3_OCIE3A': '$2', # Timer/Counter3 Output Compare
- 'TIMSK3_TOIE3': '$1', # Timer/Counter3 Overflow Interr
- 'TIFR3' : '$38', # Timer/Counter3 Interrupt Flag
- 'TIFR3_ICF3': '$20', # Input Capture Flag 3
- 'TIFR3_OCF3C': '$8', # Output Compare Flag 3C
- 'TIFR3_OCF3B': '$4', # Output Compare Flag 3B
- 'TIFR3_OCF3A': '$2', # Output Compare Flag 3A
- 'TIFR3_TOV3': '$1', # Timer/Counter3 Overflow Flag
-
-# Module TIMER_COUNTER_1
- 'TCCR1A' : '$80', # Timer/Counter1 Control Registe
- 'TCCR1A_COM1A': '$c0', # Compare Output Mode 1A, bits
- 'TCCR1A_COM1B': '$30', # Compare Output Mode 1B, bits
- 'TCCR1A_COM1C': '$c', # Compare Output Mode 1C, bits
- 'TCCR1A_WGM1': '$3', # Waveform Generation Mode
- 'TCCR1B' : '$81', # Timer/Counter1 Control Registe
- 'TCCR1B_ICNC1': '$80', # Input Capture 1 Noise Canceler
- 'TCCR1B_ICES1': '$40', # Input Capture 1 Edge Select
- 'TCCR1B_WGM1': '$18', # Waveform Generation Mode
- 'TCCR1B_CS1': '$7', # Prescaler source of Timer/Coun
- 'TCCR1C' : '$82', # Timer/Counter 1 Control Regist
- 'TCCR1C_FOC1A': '$80', # Force Output Compare 1A
- 'TCCR1C_FOC1B': '$40', # Force Output Compare 1B
- 'TCCR1C_FOC1C': '$20', # Force Output Compare 1C
- 'TCNT1' : '$84', # Timer/Counter1 Bytes
- 'OCR1A' : '$88', # Timer/Counter1 Output Compare
- 'OCR1B' : '$8a', # Timer/Counter1 Output Compare
- 'OCR1C' : '$8c', # Timer/Counter1 Output Compare
- 'ICR1' : '$86', # Timer/Counter1 Input Capture R
- 'TIMSK1' : '$6f', # Timer/Counter1 Interrupt Mask
- 'TIMSK1_ICIE1': '$20', # Timer/Counter1 Input Capture I
- 'TIMSK1_OCIE1C': '$8', # Timer/Counter1 Output Compare
- 'TIMSK1_OCIE1B': '$4', # Timer/Counter1 Output Compare
- 'TIMSK1_OCIE1A': '$2', # Timer/Counter1 Output Compare
- 'TIMSK1_TOIE1': '$1', # Timer/Counter1 Overflow Interr
- 'TIFR1' : '$36', # Timer/Counter1 Interrupt Flag
- 'TIFR1_ICF1': '$20', # Input Capture Flag 1
- 'TIFR1_OCF1C': '$8', # Output Compare Flag 1C
- 'TIFR1_OCF1B': '$4', # Output Compare Flag 1B
- 'TIFR1_OCF1A': '$2', # Output Compare Flag 1A
- 'TIFR1_TOV1': '$1', # Timer/Counter1 Overflow Flag
-
-# Module JTAG
- 'OCDR' : '$51', # On-Chip Debug Related Register
- 'MCUCR' : '$55', # MCU Control Register
- 'MCUCR_JTD': '$80', # JTAG Interface Disable
- 'MCUSR' : '$54', # MCU Status Register
- 'MCUSR_JTRF': '$10', # JTAG Reset Flag
-
-# Module EXTERNAL_INTERRUPT
- 'EICRA' : '$69', # External Interrupt Control Reg
- 'EICRA_ISC3': '$c0', # External Interrupt Sense Contr
- 'EICRA_ISC2': '$30', # External Interrupt Sense Contr
- 'EICRA_ISC1': '$c', # External Interrupt Sense Contr
- 'EICRA_ISC0': '$3', # External Interrupt Sense Contr
- 'EICRB' : '$6a', # External Interrupt Control Reg
- 'EICRB_ISC7': '$c0', # External Interrupt 7-4 Sense C
- 'EICRB_ISC6': '$30', # External Interrupt 7-4 Sense C
- 'EICRB_ISC5': '$c', # External Interrupt 7-4 Sense C
- 'EICRB_ISC4': '$3', # External Interrupt 7-4 Sense C
- 'EIMSK' : '$3d', # External Interrupt Mask Regist
- 'EIMSK_INT': '$ff', # External Interrupt Request 7 E
- 'EIFR' : '$3c', # External Interrupt Flag Regist
- 'EIFR_INTF': '$ff', # External Interrupt Flags
- 'PCMSK0' : '$6b', # Pin Change Mask Register 0
- 'PCIFR' : '$3b', # Pin Change Interrupt Flag Regi
- 'PCIFR_PCIF0': '$1', # Pin Change Interrupt Flag 0
- 'PCICR' : '$68', # Pin Change Interrupt Control R
- 'PCICR_PCIE0': '$1', # Pin Change Interrupt Enable 0
-
-# Module AD_CONVERTER
- 'ADMUX' : '$7c', # The ADC multiplexer Selection
- 'ADMUX_REFS': '$c0', # Reference Selection Bits
- 'ADMUX_ADLAR': '$20', # Left Adjust Result
- 'ADMUX_MUX': '$1f', # Analog Channel and Gain Select
- 'ADCSRA' : '$7a', # The ADC Control and Status reg
- 'ADCSRA_ADEN': '$80', # ADC Enable
- 'ADCSRA_ADSC': '$40', # ADC Start Conversion
- 'ADCSRA_ADATE': '$20', # ADC Auto Trigger Enable
- 'ADCSRA_ADIF': '$10', # ADC Interrupt Flag
- 'ADCSRA_ADIE': '$8', # ADC Interrupt Enable
- 'ADCSRA_ADPS': '$7', # ADC Prescaler Select Bits
- 'ADC' : '$78', # ADC Data Register Bytes
- 'ADCSRB' : '$7b', # ADC Control and Status Registe
- 'ADCSRB_ADHSM': '$80', # ADC High Speed Mode
- 'ADCSRB_ADTS': '$7', # ADC Auto Trigger Sources
- 'DIDR0' : '$7e', # Digital Input Disable Register
- 'DIDR0_ADC7D': '$80', # ADC7 Digital input Disable
- 'DIDR0_ADC6D': '$40', # ADC6 Digital input Disable
- 'DIDR0_ADC5D': '$20', # ADC5 Digital input Disable
- 'DIDR0_ADC4D': '$10', # ADC4 Digital input Disable
- 'DIDR0_ADC3D': '$8', # ADC3 Digital input Disable
- 'DIDR0_ADC2D': '$4', # ADC2 Digital input Disable
- 'DIDR0_ADC1D': '$2', # ADC1 Digital input Disable
- 'DIDR0_ADC0D': '$1', # ADC0 Digital input Disable
-
-# Module ANALOG_COMPARATOR
- 'ADCSRB' : '$7b', # ADC Control and Status Registe
- 'ADCSRB_ACME': '$40', # Analog Comparator Multiplexer
- 'ACSR' : '$50', # Analog Comparator Control And
- 'ACSR_ACD': '$80', # Analog Comparator Disable
- 'ACSR_ACBG': '$40', # Analog Comparator Bandgap Sele
- 'ACSR_ACO': '$20', # Analog Compare Output
- 'ACSR_ACI': '$10', # Analog Comparator Interrupt Fl
- 'ACSR_ACIE': '$8', # Analog Comparator Interrupt En
- 'ACSR_ACIC': '$4', # Analog Comparator Input Captur
- 'ACSR_ACIS': '$3', # Analog Comparator Interrupt Mo
- 'DIDR1' : '$7f', #
- 'DIDR1_AIN1D': '$2', # AIN1 Digital Input Disable
- 'DIDR1_AIN0D': '$1', # AIN0 Digital Input Disable
-
-# Module PLL
- 'PLLCSR' : '$49', # PLL Status and Control registe
- 'PLLCSR_PLLP': '$1c', # PLL prescaler Bits
- 'PLLCSR_PLLE': '$2', # PLL Enable Bit
- 'PLLCSR_PLOCK': '$1', # PLL Lock Status Bit
-
- '__amforth_dummy':'0'
-}
diff --git a/amforth-6.5/avr8/devices/at90usb647/words/no-jtag.asm b/amforth-6.5/avr8/devices/at90usb647/words/no-jtag.asm
deleted file mode 100644
index 352a4bb..0000000
--- a/amforth-6.5/avr8/devices/at90usb647/words/no-jtag.asm
+++ /dev/null
@@ -1,14 +0,0 @@
-; ( -- )
-; ( -- )
-; MCU
-; disable jtag at runtime
-VE_NOJTAG:
- .dw $FF05
- .db "-jtag",0
- .dw VE_HEAD
- .set VE_HEAD = VE_NOJTAG
-XT_NOJTAG:
- .dw PFA_NOJTAG
-PFA_NOJTAG:
-
- jmp_ DO_NEXT
diff --git a/amforth-6.5/avr8/devices/at90usb647/words/no-wdt.asm b/amforth-6.5/avr8/devices/at90usb647/words/no-wdt.asm
deleted file mode 100644
index ff6ddd1..0000000
--- a/amforth-6.5/avr8/devices/at90usb647/words/no-wdt.asm
+++ /dev/null
@@ -1,34 +0,0 @@
-; ( -- )
-; MCU
-; disable watch dog timer at runtime
-VE_NOWDT:
- .dw $ff04
- .db "-wdt"
- .dw VE_HEAD
- .set VE_HEAD = VE_NOWDT
-XT_NOWDT:
- .dw PFA_NOWDT
-PFA_NOWDT:
-
- in temp1,SREG
- push temp1
- ; Turn always off global interrupt.
- cli
- ; Reset Watchdog Timer
- wdr
- ; Clear WDRF in MCUSR
- in temp1, MCUSR
- andi temp1, (0xff & (0<<WDRF))
- out MCUSR, temp1
- ; Write logical one to WDCE and WDE
- ; Keep old prescaler setting to prevent unintentional time-out
- in_ temp1, WDTCSR
- ori temp1, (1<<WDCE) | (1<<WDE)
- out_ WDTCSR, temp1
- ; Turn off WDT
- ldi temp1, (0<<WDE)
- out_ WDTCSR, temp1
- ; restore status register
- pop temp1
- out SREG,temp1
- jmp_ DO_NEXT
diff --git a/amforth-6.5/avr8/devices/at90usb647/words/sleep.asm b/amforth-6.5/avr8/devices/at90usb647/words/sleep.asm
deleted file mode 100644
index 256249c..0000000
--- a/amforth-6.5/avr8/devices/at90usb647/words/sleep.asm
+++ /dev/null
@@ -1,19 +0,0 @@
-; ( mode -- )
-; MCU
-; put the controller into the specified sleep mode
-VE_SLEEP:
- .dw $ff05
- .db "sleep", 0
- .dw VE_HEAD
- .set VE_HEAD = VE_SLEEP
-XT_SLEEP:
- .dw PFA_SLEEP
-PFA_SLEEP:
- andi tosl, 7 ; leave only legal mode bits
- lsl tosl ; move to correct location (bits 3-1)
- ori tosl, 1 ; set the SE bit
- out_ SMCR, tosl ; set the sleep config
- sleep ; nighty-night
- out_ SMCR, zerol ; 0 protects against accidental sleeps
- loadtos ; pop argument from stack
- jmp_ DO_NEXT